# LM3S6100 Microcontroller **DATA SHEET** # **Legal Disclaimers and Trademark Information** INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH LUMINARY MICRO PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN LUMINARY MICRO'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, LUMINARY MICRO ASSUMES NO LIABILITY WHATSOEVER, AND LUMINARY MICRO DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF LUMINARY MICRO'S PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. LUMINARY MICRO'S PRODUCTS ARE NOT INTENDED FOR USE IN MEDICAL, LIFE SAVING, OR LIFE-SUSTAINING APPLICATIONS. Luminary Micro may make changes to specifications and product descriptions at any time, without notice. Contact your local Luminary Micro sales office or your distributor to obtain the latest specifications before placing your product order. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Luminary Micro reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. Copyright © 2007-2008 Luminary Micro, Inc. All rights reserved. Stellaris, Luminary Micro, and the Luminary Micro logo are registered trademarks of Luminary Micro, Inc. or its subsidiaries in the United States and other countries. ARM and Thumb are registered trademarks and Cortex is a trademark of ARM Limited. Other names and brands may be claimed as the property of others. Luminary Micro, Inc. 108 Wild Basin, Suite 350 Austin, TX 78746 Main: +1-512-279-8800 Fax: +1-512-279-8879 http://www.luminarymicro.com # **Table of Contents** | Revis | sion History | . 16 | |--------------|---------------------------------------------|--------------| | Abou | t This Document | . 18 | | Audie | nce | . 18 | | About | This Manual | . 18 | | | ed Documents | | | Docur | mentation Conventions | . 18 | | 1 | Architectural Overview | | | 1.1 | Product Features | | | 1.2 | Target Applications | | | 1.3 | High-Level Block Diagram | | | 1.4 | Functional Overview | | | 1.4.1 | ARM Cortex™-M3 | | | 1.4.2 | Motor Control Peripherals | | | 1.4.3 | Analog Peripherals | | | 1.4.4 | Serial Communications Peripherals | | | 1.4.5 | System Peripherals | | | 1.4.6 | Memory Peripherals | | | 1.4.7 | Additional Features | | | 1.4.8 | Hardware Details | | | 2 | ARM Cortex-M3 Processor Core | | | 2.1 | Block Diagram | | | 2.2 | Functional Description | | | 2.2.1 | Serial Wire and JTAG Debug | | | 2.2.2 | Embedded Trace Macrocell (ETM) | | | 2.2.3 | Trace Port Interface Unit (TPIU) | | | 2.2.4 | ROM Table | | | 2.2.5 | Memory Protection Unit (MPU) | | | 2.2.6 | Nested Vectored Interrupt Controller (NVIC) | | | 3 | Memory Map | | | 4 | Interrupts | | | 5 | JTAG Interface | | | 5.1 | Block Diagram | | | 5.2 | Functional Description | | | 5.2.1 | JTAG Interface Pins | | | 5.2.2 | JTAG TAP Controller | | | 5.2.3 | Shift Registers | | | 5.2.4 | Operational Considerations | | | 5.3 | Initialization and Configuration | | | 5.4<br>5.4.1 | Register Descriptions | | | 5.4.1 | Instruction Register (IR) | | | 5.4.2 | Data Registers | | | 6 | System Control | | | 6.1 | Functional Description | . 54<br>. 54 | | 6.1.1 | Device Identification | . 54 | | 6.1.2 | Reset Control | 54 | |-------------|-----------------------------------------------------|-------| | 6.1.3 | Power Control | 57 | | 6.1.4 | Clock Control | 58 | | 6.1.5 | System Control | 61 | | 6.2 | Initialization and Configuration | 62 | | 6.3 | Register Map | 63 | | 6.4 | Register Descriptions | 64 | | 7 | Internal Memory | 111 | | <b>7</b> .1 | Block Diagram | | | 7.2 | Functional Description | | | 7.2.1 | SRAM Memory | | | 7.2.2 | Flash Memory | | | 7.3 | Flash Memory Initialization and Configuration | | | 7.3.1 | Flash Programming | | | 7.3.2 | Nonvolatile Register Programming | | | 7.4 | Register Map | | | 7.5 | Flash Register Descriptions (Flash Control Offset) | | | 7.6 | Flash Register Descriptions (System Control Offset) | | | 8 | General-Purpose Input/Outputs (GPIOs) | | | <b>8</b> .1 | Functional Description | | | 8.1.1 | Data Control | | | 8.1.2 | Interrupt Control | | | 8.1.3 | Mode Control | | | 8.1.4 | Commit Control | | | 8.1.5 | Pad Control | | | 8.1.6 | Identification | | | 8.2 | Initialization and Configuration | | | 8.3 | Register Map | | | 8.4 | Register Descriptions | | | 9 | General-Purpose Timers | | | <b>9</b> .1 | Block Diagram | | | 9.2 | Functional Description | | | 9.2.1 | GPTM Reset Conditions | | | 9.2.2 | 32-Bit Timer Operating Modes | | | 9.2.3 | 16-Bit Timer Operating Modes | | | 9.3 | Initialization and Configuration | | | 9.3.1 | 32-Bit One-Shot/Periodic Timer Mode | | | 9.3.2 | 32-Bit Real-Time Clock (RTC) Mode | | | 9.3.3 | 16-Bit One-Shot/Periodic Timer Mode | | | 9.3.4 | 16-Bit Input Edge Count Mode | | | 9.3.5 | 16-Bit Input Edge Timing Mode | | | 9.3.6 | 16-Bit PWM Mode | | | 9.4 | Register Map | | | 9.5 | Register Descriptions | | | 10 | Watchdog Timer | | | 10<br>10.1 | Block Diagram | | | 10.1 | Functional Description | | | 10.2 | T UNGUGNAL DESCRIPTION | . 414 | | 10.3 | Initialization and Configuration | 213 | |--------|-------------------------------------------------------|-----| | 10.4 | Register Map | 213 | | 10.5 | Register Descriptions | 214 | | 11 | Universal Asynchronous Receivers/Transmitters (UARTs) | 235 | | 11.1 | Block Diagram | 236 | | 11.2 | Functional Description | 236 | | 11.2.1 | Transmit/Receive Logic | 236 | | 11.2.2 | Baud-Rate Generation | 237 | | 11.2.3 | Data Transmission | 237 | | 11.2.4 | Serial IR (SIR) | 238 | | 11.2.5 | FIFO Operation | 239 | | 11.2.6 | Interrupts | 239 | | 11.2.7 | Loopback Operation | 240 | | 11.2.8 | IrDA SIR block | | | 11.3 | Initialization and Configuration | 240 | | 11.4 | Register Map | 241 | | 11.5 | Register Descriptions | 242 | | 12 | Synchronous Serial Interface (SSI) | 276 | | 12.1 | Block Diagram | | | 12.2 | Functional Description | 276 | | 12.2.1 | Bit Rate Generation | 277 | | 12.2.2 | FIFO Operation | 277 | | 12.2.3 | Interrupts | 277 | | 12.2.4 | Frame Formats | 278 | | 12.3 | Initialization and Configuration | 285 | | 12.4 | Register Map | 286 | | 12.5 | Register Descriptions | 287 | | 13 | Ethernet Controller | 313 | | 13.1 | Block Diagram | 314 | | 13.2 | Functional Description | 314 | | 13.2.1 | Internal MII Operation | 315 | | 13.2.2 | PHY Configuration/Operation | 315 | | 13.2.3 | MAC Configuration/Operation | 316 | | 13.2.4 | Interrupts | 318 | | 13.3 | Initialization and Configuration | 319 | | 13.4 | Ethernet Register Map | 320 | | 13.5 | Ethernet MAC Register Descriptions | 321 | | 13.6 | MII Management Register Descriptions | 338 | | 14 | Analog Comparator | 357 | | 14.1 | Block Diagram | | | 14.2 | Functional Description | 357 | | 14.2.1 | Internal Reference Programming | 358 | | 14.3 | Initialization and Configuration | 359 | | 14.4 | Register Map | 360 | | 14 5 | Register Descriptions | 360 | | 15 | Pin Diagram | 368 | |----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | 16 | Signal Tables | 370 | | 16.1 | 100-Pin LQFP Package Pin Tables | 370 | | 16.2 | 108-Pin BGA Package Pin Tables | 381 | | 17 | Operating Characteristics | 393 | | 18 | Electrical Characteristics | 394 | | 18.1 | DC Characteristics | 394 | | 18.1.1 | Maximum Ratings | 394 | | 18.1.2 | Recommended DC Operating Conditions | | | 18.1.3 | On-Chip Low Drop-Out (LDO) Regulator Characteristics | | | 18.1.4 | Power Specifications | | | 18.1.5 | Flash Memory Characteristics | | | 18.2 | AC Characteristics | | | 18.2.1 | Load Conditions | | | | Clocks | | | | Analog Comparator | | | 18.2.4 | | | | | Synchronous Serial Interface (SSI) | | | | JTAG and Boundary Scan | | | | General-Purpose I/O | | | 18.2.8 | | | | 19 | Package Information | 407 | | Α | Serial Flash Loader | | | | | | | A.1 | Serial Flash Loader | | | | Interfaces | 411 | | A.2<br>A.2.1 | InterfacesUART | 411<br>411 | | A.2<br>A.2.1<br>A.2.2 | Interfaces UART SSI | 411<br>411<br>411 | | A.2<br>A.2.1<br>A.2.2<br>A.3 | Interfaces UART SSI Packet Handling | 411<br>411<br>411<br>412 | | A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1 | Interfaces UART SSI Packet Handling Packet Format | 411<br>411<br>411<br>412<br>412 | | A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2 | Interfaces UART SSI Packet Handling Packet Format Sending Packets | 411<br>411<br>411<br>412<br>412<br>412 | | A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3 | Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets | 411<br>411<br>411<br>412<br>412<br>412<br>412 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3 | Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands | 411<br>411<br>412<br>412<br>412<br>412<br>413 | | A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1 | Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) | 411<br>411<br>412<br>412<br>412<br>412<br>413<br>413 | | A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2 | Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) | 411<br>411<br>412<br>412<br>412<br>413<br>413<br>413 | | A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3 | Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) | 411<br>411<br>412<br>412<br>412<br>413<br>413<br>413 | | A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4 | Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) | 411<br>411<br>412<br>412<br>412<br>413<br>413<br>413<br>413 | | A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5 | Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) | 411<br>411<br>412<br>412<br>412<br>413<br>413<br>413<br>414<br>414 | | A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5<br>A.4.6 | Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RESET (0x25) | 411<br>411<br>412<br>412<br>412<br>413<br>413<br>413<br>414<br>414<br>414 | | A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5<br>A.4.6<br>B | Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RESET (0x25) Register Quick Reference | 411<br>411<br>412<br>412<br>413<br>413<br>413<br>414<br>414<br>414<br>416 | | A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5<br>A.4.6<br><b>B</b> | Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RESET (0x25) Register Quick Reference Ordering and Contact Information | 411<br>411<br>412<br>412<br>412<br>413<br>413<br>413<br>414<br>414<br>414<br>416<br><b>428</b> | | A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5<br>A.4.6<br><b>B</b> | Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RESET (0x25) Register Quick Reference Ordering and Contact Information | 411<br>411<br>412<br>412<br>413<br>413<br>413<br>414<br>414<br>414<br><b>416</b><br><b>428</b><br>428 | | A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4 | Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RESET (0x25) Register Quick Reference Ordering and Contact Information | 411<br>411<br>412<br>412<br>413<br>413<br>413<br>414<br>414<br>414<br>416<br><b>428</b><br>428 | # **List of Figures** | Figure 1-1. | Stellaris® 6000 Series High-Level Block Diagram | 26 | |---------------|-----------------------------------------------------------------------|-----| | Figure 2-1. | CPU Block Diagram | 33 | | Figure 2-2. | TPIU Block Diagram | 34 | | Figure 5-1. | JTAG Module Block Diagram | 44 | | Figure 5-2. | Test Access Port State Machine | 47 | | Figure 5-3. | IDCODE Register Format | 52 | | Figure 5-4. | BYPASS Register Format | 53 | | Figure 5-5. | Boundary Scan Register Format | 53 | | Figure 6-1. | External Circuitry to Extend Reset | | | Figure 6-2. | Power Architecture | 58 | | Figure 6-3. | Main Clock Tree | 60 | | Figure 7-1. | Flash Block Diagram | 111 | | Figure 8-1. | GPIO Port Block Diagram | 136 | | Figure 8-2. | GPIODATA Write Example | 137 | | Figure 8-3. | GPIODATA Read Example | 137 | | Figure 9-1. | GPTM Module Block Diagram | 177 | | Figure 9-2. | 16-Bit Input Edge Count Mode Example | 181 | | Figure 9-3. | 16-Bit Input Edge Time Mode Example | | | Figure 9-4. | 16-Bit PWM Mode Example | 183 | | Figure 10-1. | WDT Module Block Diagram | 212 | | Figure 11-1. | UART Module Block Diagram | 236 | | Figure 11-2. | UART Character Frame | 237 | | Figure 11-3. | IrDA Data Modulation | 239 | | Figure 12-1. | SSI Module Block Diagram | 276 | | Figure 12-2. | TI Synchronous Serial Frame Format (Single Transfer) | | | Figure 12-3. | TI Synchronous Serial Frame Format (Continuous Transfer) | | | Figure 12-4. | Freescale SPI Format (Single Transfer) with SPO=0 and SPH=0 | | | Figure 12-5. | Freescale SPI Format (Continuous Transfer) with SPO=0 and SPH=0 | | | Figure 12-6. | Freescale SPI Frame Format with SPO=0 and SPH=1 | | | Figure 12-7. | Freescale SPI Frame Format (Single Transfer) with SPO=1 and SPH=0 | 282 | | Figure 12-8. | Freescale SPI Frame Format (Continuous Transfer) with SPO=1 and SPH=0 | | | Figure 12-9. | Freescale SPI Frame Format with SPO=1 and SPH=1 | 283 | | Figure 12-10. | MICROWIRE Frame Format (Single Frame) | 284 | | _ | MICROWIRE Frame Format (Continuous Transfer) | | | | MICROWIRE Frame Format, SSIFss Input Setup and Hold Requirements | | | Figure 13-1. | Ethernet Controller Block Diagram | | | Figure 13-2. | Ethernet Controller | 314 | | Figure 13-3. | Ethernet Frame | 316 | | Figure 14-1. | Analog Comparator Module Block Diagram | 357 | | Figure 14-2. | Structure of Comparator Unit | 358 | | Figure 14-3. | Comparator Internal Reference Structure | 359 | | Figure 15-1. | 100-Pin LQFP Package Pin Diagram | | | Figure 15-2. | 108-Ball BGA Package Pin Diagram (Top View) | | | Figure 18-1. | Load Conditions | | | Figure 18-2. | External XTLP Oscillator Characteristics | | | Figure 18-3. | | | | Figure 18-4. | SSI Timing for MICROWIRE Frame Format (FRF=10), Single Transfer | 402 | |---------------|-----------------------------------------------------------------|-----| | Figure 18-5. | SSI Timing for SPI Frame Format (FRF=00), with SPH=1 | 402 | | Figure 18-6. | JTAG Test Clock Input Timing | 403 | | Figure 18-7. | JTAG Test Access Port (TAP) Timing | 404 | | Figure 18-8. | JTAG TRST Timing | 404 | | Figure 18-9. | External Reset Timing (RST) | 405 | | Figure 18-10. | Power-On Reset Timing | 405 | | Figure 18-11. | Brown-Out Reset Timing | 405 | | Figure 18-12. | Software Reset Timing | 406 | | Figure 18-13. | Watchdog Reset Timing | 406 | | Figure 19-1. | 100-Pin LQFP Package | 407 | | Figure 19-2. | 108-Ball BGA Package | 409 | # **List of Tables** | Table 1. | Revision History | 16 | |--------------|------------------------------------------------------|-----| | Table 2. | Documentation Conventions | 18 | | Table 3-1. | Memory Map | 38 | | Table 4-1. | Exception Types | 40 | | Table 4-2. | Interrupts | 41 | | Table 5-1. | JTAG Port Pins Reset State | 45 | | Table 5-2. | JTAG Instruction Register Commands | 50 | | Table 6-1. | System Control Register Map | 63 | | Table 7-1. | Flash Protection Policy Combinations | 112 | | Table 7-2. | Flash Resident Registers | 114 | | Table 7-3. | Flash Register Map | 115 | | Table 8-1. | GPIO Pad Configuration Examples | 139 | | Table 8-2. | GPIO Interrupt Configuration Example | 139 | | Table 8-3. | GPIO Register Map | 140 | | Table 9-1. | Available CCP Pins | 177 | | Table 9-2. | 16-Bit Timer With Prescaler Configurations | 180 | | Table 9-3. | Timers Register Map | 186 | | Table 10-1. | Watchdog Timer Register Map | 213 | | Table 11-1. | UART Register Map | 241 | | Table 12-1. | SSI Register Map | 286 | | Table 13-1. | TX & RX FIFO Organization | 317 | | Table 13-2. | Ethernet Register Map | 320 | | Table 14-1. | Comparator 0 Operating Modes | 358 | | Table 14-2. | Internal Reference Voltage and ACREFCTL Field Values | 359 | | Table 14-3. | Analog Comparators Register Map | 360 | | Table 16-1. | Signals by Pin Number | 370 | | Table 16-2. | Signals by Signal Name | 374 | | Table 16-3. | Signals by Function, Except for GPIO | 378 | | Table 16-4. | GPIO Pins and Alternate Functions | 380 | | Table 16-5. | Signals by Pin Number | 381 | | Table 16-6. | Signals by Signal Name | 385 | | Table 16-7. | Signals by Function, Except for GPIO | 389 | | Table 16-8. | GPIO Pins and Alternate Functions | 391 | | Table 17-1. | Temperature Characteristics | 393 | | Table 17-2. | Thermal Characteristics | 393 | | Table 18-1. | Maximum Ratings | 394 | | Table 18-2. | Recommended DC Operating Conditions | 394 | | Table 18-3. | LDO Regulator Characteristics | 395 | | Table 18-4. | Detailed Power Specifications | 396 | | Table 18-5. | Flash Memory Characteristics | 396 | | Table 18-6. | Phase Locked Loop (PLL) Characteristics | | | Table 18-7. | Clock Characteristics | 397 | | Table 18-8. | Crystal Characteristics | | | Table 18-9. | Analog Comparator Characteristics | 398 | | Table 18-10. | Analog Comparator Voltage Reference Characteristics | | | Table 18-11. | 100BASE-TX Transmitter Characteristics | | | Table 18-12. | 100BASE-TX Transmitter Characteristics (informative) | 398 | |--------------|------------------------------------------------------|-----| | Table 18-13. | 100BASE-TX Receiver Characteristics | 399 | | Table 18-14. | 10BASE-T Transmitter Characteristics | 399 | | Table 18-15. | 10BASE-T Transmitter Characteristics (informative) | 399 | | Table 18-16. | 10BASE-T Receiver Characteristics | 399 | | Table 18-17. | Isolation Transformers | 399 | | Table 18-18. | Ethernet Reference Crystal | 400 | | Table 18-19. | External XTLP Oscillator Characteristics | 401 | | Table 18-20. | SSI Characteristics | 401 | | Table 18-21. | JTAG Characteristics | 402 | | Table 18-22. | GPIO Characteristics | 404 | | Table 18-23. | Reset Characteristics | 404 | | Table C-1. | Part Ordering Information | 428 | # **List of Registers** | System Co | ntrol | 54 | |--------------|---------------------------------------------------------------------------|-----| | Register 1: | Device Identification 0 (DID0), offset 0x000 | | | Register 2: | Brown-Out Reset Control (PBORCTL), offset 0x030 | 67 | | Register 3: | LDO Power Control (LDOPCTL), offset 0x034 | 68 | | Register 4: | Raw Interrupt Status (RIS), offset 0x050 | 69 | | Register 5: | Interrupt Mask Control (IMC), offset 0x054 | | | Register 6: | Masked Interrupt Status and Clear (MISC), offset 0x058 | 71 | | Register 7: | Reset Cause (RESC), offset 0x05C | | | Register 8: | Run-Mode Clock Configuration (RCC), offset 0x060 | 73 | | Register 9: | XTAL to PLL Translation (PLLCFG), offset 0x064 | 77 | | Register 10: | Run-Mode Clock Configuration 2 (RCC2), offset 0x070 | | | Register 11: | Deep Sleep Clock Configuration (DSLPCLKCFG), offset 0x144 | 80 | | Register 12: | Device Identification 1 (DID1), offset 0x004 | 81 | | Register 13: | Device Capabilities 0 (DC0), offset 0x008 | 83 | | Register 14: | Device Capabilities 1 (DC1), offset 0x010 | 84 | | Register 15: | Device Capabilities 2 (DC2), offset 0x014 | 86 | | Register 16: | Device Capabilities 3 (DC3), offset 0x018 | 88 | | Register 17: | Device Capabilities 4 (DC4), offset 0x01C | 90 | | Register 18: | Run Mode Clock Gating Control Register 0 (RCGC0), offset 0x100 | 92 | | Register 19: | Sleep Mode Clock Gating Control Register 0 (SCGC0), offset 0x110 | 93 | | Register 20: | Deep Sleep Mode Clock Gating Control Register 0 (DCGC0), offset 0x120 | 94 | | Register 21: | Run Mode Clock Gating Control Register 1 (RCGC1), offset 0x104 | 95 | | Register 22: | Sleep Mode Clock Gating Control Register 1 (SCGC1), offset 0x114 | | | Register 23: | Deep Sleep Mode Clock Gating Control Register 1 (DCGC1), offset 0x124 | 99 | | Register 24: | Run Mode Clock Gating Control Register 2 (RCGC2), offset 0x108 | 101 | | Register 25: | Sleep Mode Clock Gating Control Register 2 (SCGC2), offset 0x118 | | | Register 26: | Deep Sleep Mode Clock Gating Control Register 2 (DCGC2), offset 0x128 | 105 | | Register 27: | Software Reset Control 0 (SRCR0), offset 0x040 | | | Register 28: | Software Reset Control 1 (SRCR1), offset 0x044 | | | Register 29: | Software Reset Control 2 (SRCR2), offset 0x048 | 109 | | Internal Me | mory | 111 | | Register 1: | Flash Memory Address (FMA), offset 0x000 | | | Register 2: | Flash Memory Data (FMD), offset 0x004 | 117 | | Register 3: | Flash Memory Control (FMC), offset 0x008 | | | Register 4: | Flash Controller Raw Interrupt Status (FCRIS), offset 0x00C | 120 | | Register 5: | Flash Controller Interrupt Mask (FCIM), offset 0x010 | 121 | | Register 6: | Flash Controller Masked Interrupt Status and Clear (FCMISC), offset 0x014 | 122 | | Register 7: | USec Reload (USECRL), offset 0x140 | | | Register 8: | Flash Memory Protection Read Enable 0 (FMPRE0), offset 0x130 and 0x200 | 124 | | Register 9: | Flash Memory Protection Program Enable 0 (FMPPE0), offset 0x134 and 0x400 | 125 | | Register 10: | User Debug (USER_DBG), offset 0x1D0 | 126 | | Register 11: | User Register 0 (USER_REG0), offset 0x1E0 | 127 | | Register 12: | User Register 1 (USER_REG1), offset 0x1E4 | 128 | | Register 13: | Flash Memory Protection Read Enable 1 (FMPRE1), offset 0x204 | | | Register 14: | Flash Memory Protection Read Enable 2 (FMPRE2), offset 0x208 | 130 | | Register 15: | Flash Memory Protection Read Enable 3 (FMPRE3), offset 0x20C | 131 | |--------------|-----------------------------------------------------------------|-----| | Register 16: | Flash Memory Protection Program Enable 1 (FMPPE1), offset 0x404 | 132 | | Register 17: | Flash Memory Protection Program Enable 2 (FMPPE2), offset 0x408 | 133 | | Register 18: | Flash Memory Protection Program Enable 3 (FMPPE3), offset 0x40C | 134 | | General-Pu | rpose Input/Outputs (GPIOs) | 135 | | Register 1: | GPIO Data (GPIODATA), offset 0x000 | 142 | | Register 2: | GPIO Direction (GPIODIR), offset 0x400 | 143 | | Register 3: | GPIO Interrupt Sense (GPIOIS), offset 0x404 | | | Register 4: | GPIO Interrupt Both Edges (GPIOIBE), offset 0x408 | 145 | | Register 5: | GPIO Interrupt Event (GPIOIEV), offset 0x40C | | | Register 6: | GPIO Interrupt Mask (GPIOIM), offset 0x410 | 147 | | Register 7: | GPIO Raw Interrupt Status (GPIORIS), offset 0x414 | 148 | | Register 8: | GPIO Masked Interrupt Status (GPIOMIS), offset 0x418 | 149 | | Register 9: | GPIO Interrupt Clear (GPIOICR), offset 0x41C | 150 | | Register 10: | GPIO Alternate Function Select (GPIOAFSEL), offset 0x420 | 151 | | Register 11: | GPIO 2-mA Drive Select (GPIODR2R), offset 0x500 | | | Register 12: | GPIO 4-mA Drive Select (GPIODR4R), offset 0x504 | 154 | | Register 13: | GPIO 8-mA Drive Select (GPIODR8R), offset 0x508 | 155 | | Register 14: | GPIO Open Drain Select (GPIOODR), offset 0x50C | 156 | | Register 15: | GPIO Pull-Up Select (GPIOPUR), offset 0x510 | 157 | | Register 16: | GPIO Pull-Down Select (GPIOPDR), offset 0x514 | 158 | | Register 17: | GPIO Slew Rate Control Select (GPIOSLR), offset 0x518 | 159 | | Register 18: | GPIO Digital Enable (GPIODEN), offset 0x51C | 160 | | Register 19: | GPIO Lock (GPIOLOCK), offset 0x520 | 161 | | Register 20: | GPIO Commit (GPIOCR), offset 0x524 | 162 | | Register 21: | GPIO Peripheral Identification 4 (GPIOPeriphID4), offset 0xFD0 | 164 | | Register 22: | GPIO Peripheral Identification 5 (GPIOPeriphID5), offset 0xFD4 | 165 | | Register 23: | GPIO Peripheral Identification 6 (GPIOPeriphID6), offset 0xFD8 | 166 | | Register 24: | GPIO Peripheral Identification 7 (GPIOPeriphID7), offset 0xFDC | 167 | | Register 25: | GPIO Peripheral Identification 0 (GPIOPeriphID0), offset 0xFE0 | 168 | | Register 26: | GPIO Peripheral Identification 1 (GPIOPeriphID1), offset 0xFE4 | 169 | | Register 27: | GPIO Peripheral Identification 2 (GPIOPeriphID2), offset 0xFE8 | 170 | | Register 28: | GPIO Peripheral Identification 3 (GPIOPeriphID3), offset 0xFEC | 171 | | Register 29: | GPIO PrimeCell Identification 0 (GPIOPCellID0), offset 0xFF0 | 172 | | Register 30: | GPIO PrimeCell Identification 1 (GPIOPCellID1), offset 0xFF4 | 173 | | Register 31: | GPIO PrimeCell Identification 2 (GPIOPCellID2), offset 0xFF8 | 174 | | Register 32: | GPIO PrimeCell Identification 3 (GPIOPCellID3), offset 0xFFC | 175 | | General-Pu | rpose Timers | 176 | | Register 1: | GPTM Configuration (GPTMCFG), offset 0x000 | 188 | | Register 2: | GPTM TimerA Mode (GPTMTAMR), offset 0x004 | | | Register 3: | GPTM TimerB Mode (GPTMTBMR), offset 0x008 | | | Register 4: | GPTM Control (GPTMCTL), offset 0x00C | | | Register 5: | GPTM Interrupt Mask (GPTMIMR), offset 0x018 | | | Register 6: | GPTM Raw Interrupt Status (GPTMRIS), offset 0x01C | | | Register 7: | GPTM Masked Interrupt Status (GPTMMIS), offset 0x020 | | | Register 8: | GPTM Interrupt Clear (GPTMICR), offset 0x024 | | | Register 9: | GPTM TimerA Interval Load (GPTMTAILR), offset 0x028 | | | Register 10: | GPTM TimerB Interval Load (GPTMTBILR), offset 0x02C | | | Register 11: | GPTM TIMERA MATCH (GPTM TAMATCHR), Offset 0x030 | 204 | |-----------------------|-------------------------------------------------------------------|-----| | Register 12: | GPTM TimerB Match (GPTMTBMATCHR), offset 0x034 | | | Register 13: | GPTM TimerA Prescale (GPTMTAPR), offset 0x038 | | | Register 14: | GPTM TimerB Prescale (GPTMTBPR), offset 0x03C | | | Register 15: | GPTM TimerA Prescale Match (GPTMTAPMR), offset 0x040 | | | Register 16: | GPTM TimerB Prescale Match (GPTMTBPMR), offset 0x044 | | | Register 17: | GPTM TimerA (GPTMTAR), offset 0x048 | | | Register 18: | GPTM TimerB (GPTMTBR), offset 0x04C | 211 | | Watchdog <sup>-</sup> | Timer | | | Register 1: | Watchdog Load (WDTLOAD), offset 0x000 | 215 | | Register 2: | Watchdog Value (WDTVALUE), offset 0x004 | 216 | | Register 3: | Watchdog Control (WDTCTL), offset 0x008 | 217 | | Register 4: | Watchdog Interrupt Clear (WDTICR), offset 0x00C | 218 | | Register 5: | Watchdog Raw Interrupt Status (WDTRIS), offset 0x010 | | | Register 6: | Watchdog Masked Interrupt Status (WDTMIS), offset 0x014 | | | Register 7: | Watchdog Test (WDTTEST), offset 0x418 | | | Register 8: | Watchdog Lock (WDTLOCK), offset 0xC00 | | | Register 9: | Watchdog Peripheral Identification 4 (WDTPeriphID4), offset 0xFD0 | | | Register 10: | Watchdog Peripheral Identification 5 (WDTPeriphID5), offset 0xFD4 | 224 | | Register 11: | Watchdog Peripheral Identification 6 (WDTPeriphID6), offset 0xFD8 | | | Register 12: | Watchdog Peripheral Identification 7 (WDTPeriphID7), offset 0xFDC | 226 | | Register 13: | Watchdog Peripheral Identification 0 (WDTPeriphID0), offset 0xFE0 | | | Register 14: | Watchdog Peripheral Identification 1 (WDTPeriphID1), offset 0xFE4 | | | Register 15: | Watchdog Peripheral Identification 2 (WDTPeriphID2), offset 0xFE8 | | | Register 16: | Watchdog Peripheral Identification 3 (WDTPeriphID3), offset 0xFEC | 230 | | Register 17: | Watchdog PrimeCell Identification 0 (WDTPCellID0), offset 0xFF0 | | | Register 18: | Watchdog PrimeCell Identification 1 (WDTPCellID1), offset 0xFF4 | 232 | | Register 19: | Watchdog PrimeCell Identification 2 (WDTPCellID2), offset 0xFF8 | | | Register 20: | Watchdog PrimeCell Identification 3 (WDTPCellID3 ), offset 0xFFC | 234 | | Universal A | Asynchronous Receivers/Transmitters (UARTs) | 235 | | Register 1: | UART Data (UARTDR), offset 0x000 | | | Register 2: | UART Receive Status/Error Clear (UARTRSR/UARTECR), offset 0x004 | 245 | | Register 3: | UART Flag (UARTFR), offset 0x018 | 247 | | Register 4: | UART IrDA Low-Power Register (UARTILPR), offset 0x020 | 249 | | Register 5: | UART Integer Baud-Rate Divisor (UARTIBRD), offset 0x024 | 250 | | Register 6: | UART Fractional Baud-Rate Divisor (UARTFBRD), offset 0x028 | 251 | | Register 7: | UART Line Control (UARTLCRH), offset 0x02C | 252 | | Register 8: | UART Control (UARTCTL), offset 0x030 | | | Register 9: | UART Interrupt FIFO Level Select (UARTIFLS), offset 0x034 | 256 | | Register 10: | UART Interrupt Mask (UARTIM), offset 0x038 | | | Register 11: | UART Raw Interrupt Status (UARTRIS), offset 0x03C | 260 | | Register 12: | UART Masked Interrupt Status (UARTMIS), offset 0x040 | 261 | | Register 13: | UART Interrupt Clear (UARTICR), offset 0x044 | | | Register 14: | UART Peripheral Identification 4 (UARTPeriphID4), offset 0xFD0 | | | Register 15: | UART Peripheral Identification 5 (UARTPeriphID5), offset 0xFD4 | | | Register 16: | UART Peripheral Identification 6 (UARTPeriphID6), offset 0xFD8 | | | Register 17: | UART Peripheral Identification 7 (UARTPeriphID7), offset 0xFDC | 267 | | Register 18: | UART Peripheral Identification 0 (UARTPeriphID0), offset 0xFE0 | 268 | | Register 19: | UART Peripheral Identification 1 (UARTPeriphID1), offset 0xFE4 | 269 | |--------------|---------------------------------------------------------------------------|-----| | Register 20: | UART Peripheral Identification 2 (UARTPeriphID2), offset 0xFE8 | 270 | | Register 21: | UART Peripheral Identification 3 (UARTPeriphID3), offset 0xFEC | 271 | | Register 22: | UART PrimeCell Identification 0 (UARTPCellID0), offset 0xFF0 | 272 | | Register 23: | UART PrimeCell Identification 1 (UARTPCellID1), offset 0xFF4 | 273 | | Register 24: | UART PrimeCell Identification 2 (UARTPCellID2), offset 0xFF8 | 274 | | Register 25: | UART PrimeCell Identification 3 (UARTPCellID3), offset 0xFFC | | | Synchrono | us Serial Interface (SSI) | 276 | | Register 1: | SSI Control 0 (SSICR0), offset 0x000 | | | Register 2: | SSI Control 1 (SSICR1), offset 0x004 | 290 | | Register 3: | SSI Data (SSIDR), offset 0x008 | 292 | | Register 4: | SSI Status (SSISR), offset 0x00C | 293 | | Register 5: | SSI Clock Prescale (SSICPSR), offset 0x010 | 295 | | Register 6: | SSI Interrupt Mask (SSIIM), offset 0x014 | | | Register 7: | SSI Raw Interrupt Status (SSIRIS), offset 0x018 | | | Register 8: | SSI Masked Interrupt Status (SSIMIS), offset 0x01C | | | Register 9: | SSI Interrupt Clear (SSIICR), offset 0x020 | | | Register 10: | SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 | | | Register 11: | SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 | | | Register 12: | SSI Peripheral Identification 6 (SSIPeriphID6), offset 0xFD8 | | | Register 13: | SSI Peripheral Identification 7 (SSIPeriphID7), offset 0xFDC | | | Register 14: | SSI Peripheral Identification 0 (SSIPeriphID0), offset 0xFE0 | | | Register 15: | SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE4 | | | Register 16: | SSI Peripheral Identification 2 (SSIPeriphID2), offset 0xFE8 | | | Register 17: | SSI Peripheral Identification 3 (SSIPeriphID3), offset 0xFEC | | | Register 18: | SSI PrimeCell Identification 0 (SSIPCellID0), offset 0xFF0 | | | Register 19: | SSI PrimeCell Identification 1 (SSIPCellID1), offset 0xFF4 | | | Register 20: | SSI PrimeCell Identification 2 (SSIPCelIID2), offset 0xFF8 | | | Register 21: | SSI PrimeCell Identification 3 (SSIPCellID3), offset 0xFFC | | | _ | ontroller | | | Register 1: | Ethernet MAC Raw Interrupt Status (MACRIS), offset 0x000 | | | Register 2: | Ethernet MAC Interrupt Acknowledge (MACIACK), offset 0x000 | | | Register 3: | Ethernet MAC Interrupt Mask (MACIM), offset 0x004 | | | Register 4: | Ethernet MAC Receive Control (MACRCTL), offset 0x008 | | | Register 5: | Ethernet MAC Transmit Control (MACTCTL), offset 0x00C | | | Register 6: | Ethernet MAC Data (MACDATA), offset 0x010 | | | Register 7: | Ethernet MAC Individual Address 0 (MACIA0), offset 0x014 | | | Register 8: | Ethernet MAC Individual Address 1 (MACIA1), offset 0x018 | | | Register 9: | Ethernet MAC Threshold (MACTHR), offset 0x01C | | | Register 10: | Ethernet MAC Management Control (MACMCTL), offset 0x020 | | | Register 11: | Ethernet MAC Management Divider (MACMDV), offset 0x024 | | | Register 12: | Ethernet MAC Management Transmit Data (MACMTXD), offset 0x02C | | | Register 13: | Ethernet MAC Management Receive Data (MACMRXD), offset 0x030 | | | Register 14: | Ethernet MAC Number of Packets (MACNP), offset 0x034 | | | Register 15: | Ethernet MAC Transmission Request (MACTR), offset 0x034 | | | Register 16: | Ethernet PHY Management Register 0 – Control (MR0), address 0x00 | | | Register 17: | Ethernet PHY Management Register 1 – Status (MR1), address 0x00 | | | Register 17: | Ethernet PHY Management Register 2 – PHY Identifier 1 (MR2), address 0x01 | | | | | | | Register 19: | Ethernet PHY Management Register 3 – PHY Identifier 2 (MR3), address 0x03 | 344 | |--------------|----------------------------------------------------------------------------------------------------------|-----| | Register 20: | Ethernet PHY Management Register 4 – Auto-Negotiation Advertisement (MR4), address | 245 | | Danistan 04. | 0x04 | 345 | | Register 21: | Ethernet PHY Management Register 5 – Auto-Negotiation Link Partner Base Page Ability (MR5), address 0x05 | 347 | | Register 22: | Ethernet PHY Management Register 6 – Auto-Negotiation Expansion (MR6), address 0x06 | 348 | | Register 23: | Ethernet PHY Management Register 16 – Vendor-Specific (MR16), address 0x10 | 349 | | Register 24: | Ethernet PHY Management Register 17 – Interrupt Control/Status (MR17), address 0x11 | 351 | | Register 25: | Ethernet PHY Management Register 18 – Diagnostic (MR18), address 0x12 | 353 | | Register 26: | Ethernet PHY Management Register 19 - Transceiver Control (MR19), address 0x13 | 354 | | Register 27: | Ethernet PHY Management Register 23 – LED Configuration (MR23), address 0x17 | 355 | | Register 28: | Ethernet PHY Management Register 24 –MDI/MDIX Control (MR24), address 0x18 | 356 | | Analog Con | nparator | 357 | | Register 1: | Analog Comparator Masked Interrupt Status (ACMIS), offset 0x00 | 361 | | Register 2: | Analog Comparator Raw Interrupt Status (ACRIS), offset 0x04 | 362 | | Register 3: | Analog Comparator Interrupt Enable (ACINTEN), offset 0x08 | 363 | | Register 4: | Analog Comparator Reference Voltage Control (ACREFCTL), offset 0x10 | 364 | | Register 5: | Analog Comparator Status 0 (ACSTAT0), offset 0x20 | 365 | | Register 6: | Analog Comparator Control 0 (ACCTL0), offset 0x24 | 366 | # **Revision History** The revision history table notes changes made between the indicated revisions of the LM3S6100 data sheet. **Table 1. Revision History** | Date | Revision | Description | | | | | | |------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | March 2008 | 2550 | Started tracking revision history. | | | | | | | April 2008 | 2881 | ■ The Θ <sub>JA</sub> value was changed from 55.3 to 34 in the "Thermal Characteristics" table in the Operating Characteristics chapter. | | | | | | | | | Bit 31 of the <b>DC3</b> register was incorrectly described in prior versions of the datasheet. A reset of 1 indicates that an even CCP pin is present and can be used as a 32-KHz input clock. | | | | | | | | | Values for I <sub>DD_HIBERNATE</sub> were added to the "Detailed Power Specifications" table in the "Electrical Characteristics" chapter. | | | | | | | | | The "Hibernation Module DC Electricals" table was added to the "Electrical Characteristics" chapter. | | | | | | | | | ■ The maximum value on Core supply voltage (V <sub>DD25</sub> ) in the "Maximum Ratings" table in the "Electrical Characteristics" chapter was changed from 4 to 3. | | | | | | | | | ■ The operational frequency of the internal 30-kHz oscillator clock source is 30 kHz ± 50% (prior datasheets incorrectly noted it as 30 kHz ± 30%). | | | | | | | | | A value of 0x3 in bits 5:4 of the MISC register (OSCSRC) indicates the 30-KHz internal oscillator is the input source for the oscillator. Prior datasheets incorrectly noted 0x3 as a reserved value. | | | | | | | | | ■ The reset for bits 6:4 of the <b>RCC2</b> register (OSCSRC2) is 0x1 (IOSC). Prior datasheets incorrectly noted the reset was 0x0 (MOSC). | | | | | | | | | A note on high-current applications was added to the GPIO chapter: | | | | | | | | | For special high-current applications, the GPIO output buffers may be used with the following restrictions. With the GPIO pins configured as 8-mA output drivers, a total of four GPIO outputs may be used to sink current loads up to 18 mA each. At 18-mA sink current loading, the VOL value is specified as 1.2 V. The high-current GPIO package pins must be selected such that there are only a maximum of two per side of the physical package or BGA pin group with the total number of high-current GPIO outputs not exceeding four for the entire package. | | | | | | | | | A note on Schmitt inputs was added to the GPIO chapter: | | | | | | | | | Pins configured as digital inputs are Schmitt-triggered. | | | | | | | | | ■ The Buffer type on the WAKE pin changed from OD to - in the Signal Tables. | | | | | | | | | ■ The "Differential Sampling Range" figures in the ADC chapter were clarified. | | | | | | | | | The last revision of the datasheet (revision 2550) introduced two errors that have now been corrected: | | | | | | | | | <ul> <li>The LQFP pin diagrams and pin tables were missing the comparator positive and negative input<br/>pins.</li> </ul> | | | | | | | | | The base address was listed incorrectly in the FMPRE0 and FMPPE0 register bit diagrams. | | | | | | | | | Additional minor datasheet clarifications and corrections. | | | | | | | Date | Revision | Description | | | | | |-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | May 2008 | 2972 | As noted in the PCN, three of the nine Ethernet LED configuration options are no longer supported: TX Activity (0x2), RX Activity (0x3), and Collision (0x4). These values for the LED0 and LED1 bit fields in the MR23 register are now marked as reserved. | | | | | | | | As noted in the PCN, the option to provide VDD25 power from external sources was removed. Use the LDO output as the source of VDD25 input. | | | | | | | | As noted in the PCN, pin 41 (ball K3 on the BGA package) was renamed from GNDPHY to ERBIAS. A 12.4-kΩ resistor should be connected between ERBIAS and ground to accommodate future device revisions (see "Functional Description" on page 314). | | | | | | | | Additional minor datasheet clarifications and corrections. | | | | | | July 2008 | 3108 | Corrected resistor value in ERBIAS signal description. | | | | | | | | Additional minor datasheet clarifications and corrections. | | | | | | August 2008 | 3447 | Added note on clearing interrupts to Interrupts chapter. | | | | | | | | Added Power Architecture diagram to System Control chapter. | | | | | | | | Additional minor datasheet clarifications and corrections. | | | | | # **About This Document** This data sheet provides reference information for the LM3S6100 microcontroller, describing the functional blocks of the system-on-chip (SoC) device designed around the ARM® Cortex™-M3 core. #### **Audience** This manual is intended for system software developers, hardware designers, and application developers. # **About This Manual** This document is organized into sections that correspond to each major feature. #### **Related Documents** The following documents are referenced by the data sheet, and available on the documentation CD or from the Luminary Micro web site at www.luminarymicro.com: - ARM® Cortex™-M3 Technical Reference Manual - ARM® CoreSight Technical Reference Manual - ARM® v7-M Architecture Application Level Reference Manual - Stellaris<sup>®</sup> Peripheral Driver Library User's Guide - Stellaris<sup>®</sup> ROM User's Guide The following related documents are also referenced: IEEE Standard 1149.1-Test Access Port and Boundary-Scan Architecture This documentation list was current as of publication date. Please check the Luminary Micro web site for additional documentation, including application notes and white papers. #### **Documentation Conventions** This document uses the conventions shown in Table 2 on page 18. **Table 2. Documentation Conventions** | Notation | Meaning | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--| | General Register Notation | | | | | | REGISTER APB registers are indicated in uppercase bold. For example, PBORCTL is the Pow Brown-Out Reset Control register. If a register name contains a lowercase n, it represents any (or all) of the three Software registers: SRCR0, SRCR1, and SRCR2. | | | | | | bit | A single bit in a register. | | | | | bit field | Two or more consecutive and related bits. | | | | | offset 0xnnn | A hexadecimal increment to a register's address, relative to that module's base address as specified in "Memory Map" on page 38. | | | | | Meaning | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Registers are numbered consecutively throughout the document to aid in referencing them. The register number has no meaning to software. | | | | | Register bits marked <i>reserved</i> are reserved for future use. In most cases, reserved bits are 0; however, user software should not rely on the value of a reserved bit. To provide software compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | The range of register bits inclusive from xx to yy. For example, 31:15 means bits 15 through 31 in that register. | | | | | This value in the register bit diagram indicates whether software running on the controller can change the value of the bit field. | | | | | Software can read this field. The bit or field is cleared by hardware after reading the bit/field. | | | | | Software can read this field. Always write the chip reset value. | | | | | Software can read or write this field. | | | | | Software can read or write this field. A write of a 0 to a W1C bit does not affect the bit value in the register. A write of a 1 clears the value of the bit in the register; the remaining bits remain unchanged. | | | | | This register type is primarily used for clearing interrupt status bits where the read operation provides the interrupt status and the write of the read value clears only the interrupts being reported at the time the register was read. | | | | | Software can read or write a 1 to this field. A write of a 0 to a R/W1S bit does not affect the bi value in the register. | | | | | Software can write this field. A write of a 0 to a W1C bit does not affect the bit value in the register. A write of a 1 clears the value of the bit in the register; the remaining bits remain unchanged. A read of the register returns no meaningful data. | | | | | This register is typically used to clear the corresponding bit in an interrupt register. | | | | | Only a write by software is valid; a read of the register returns no meaningful data. | | | | | This value in the register bit diagram shows the bit/field value after any reset, unless noted. | | | | | Bit cleared to 0 on chip reset. | | | | | Bit set to 1 on chip reset. | | | | | Nondeterministic. | | | | | · | | | | | Pin alternate function; a pin defaults to the signal without the brackets. | | | | | Refers to the physical connection on the package. | | | | | Refers to the electrical signal encoding of a pin. | | | | | Change the value of the signal from the logically False state to the logically True state. For active High signals, the asserted signal value is 1 (High); for active Low signals, the asserted signal value is 0 (Low). The active polarity (High or Low) is defined by the signal name (see SIGNAL and SIGNAL below). | | | | | Change the value of the signal from the logically True state to the logically False state. | | | | | Signal names are in uppercase and in the Courier font. An overbar on a signal name indicates that it is active Low. To assert SIGNAL is to drive it Low; to deassert SIGNAL is to drive it High. | | | | | Signal names are in uppercase and in the Courier font. An active High signal has no overbar. To assert SIGNAL is to drive it High; to deassert SIGNAL is to drive it Low. | | | | | | | | | | An uppercase X indicates any of several values is allowed, where X can be any legal pattern. For example, a binary value of 0X00 can be either 0100 or 0000, a hex value of 0xX is 0x0 or 0x1, and so on. | | | | | | | | | | Notation | Meaning | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x | Hexadecimal numbers have a prefix of 0x. For example, 0x00FF is the hexadecimal number FF. | | | All other numbers within register tables are assumed to be binary. Within conceptual information, binary numbers are indicated with a b suffix, for example, 1011b, and decimal numbers are written without a prefix or suffix. | # 1 Architectural Overview The Luminary Micro Stellaris<sup>®</sup> family of microcontrollers—the first ARM® Cortex<sup>™</sup>-M3 based controllers—brings high-performance 32-bit computing to cost-sensitive embedded microcontroller applications. These pioneering parts deliver customers 32-bit performance at a cost equivalent to legacy 8- and 16-bit devices, all in a package with a small footprint. The Stellaris<sup>®</sup> family offers efficient performance and extensive integration, favorably positioning the device into cost-conscious applications requiring significant control-processing and connectivity capabilities. The Stellaris<sup>®</sup> LM3S6000 series combines both a 10/100 Ethernet Media Access Control (MAC) and Physical (PHY) layer, marking the first time that integrated connectivity is available with an ARM Cortex-M3 MCU and the only integrated 10/100 Ethernet MAC and PHY available in an ARM architecture MCU. The LM3S6100 microcontroller is targeted for industrial applications, including remote monitoring, electronic point-of-sale machines, test and measurement equipment, network appliances and switches, factory automation, HVAC and building control, gaming equipment, motion control, medical instrumentation, and fire and security. In addition, the LM3S6100 microcontroller offers the advantages of ARM's widely available development tools, System-on-Chip (SoC) infrastructure IP applications, and a large user community. Additionally, the microcontroller uses ARM's Thumb®-compatible Thumb-2 instruction set to reduce memory requirements and, thereby, cost. Finally, the LM3S6100 microcontroller is code-compatible to all members of the extensive Stellaris® family; providing flexibility to fit our customers' precise needs. Luminary Micro offers a complete solution to get to market quickly, with evaluation and development boards, white papers and application notes, an easy-to-use peripheral driver library, and a strong support, sales, and distributor network. See "Ordering and Contact Information" on page 428 for ordering information for Stellaris<sup>®</sup> family devices. ### 1.1 Product Features The LM3S6100 microcontroller includes the following product features: - 32-Bit RISC Performance - 32-bit ARM® Cortex™-M3 v7M architecture optimized for small-footprint embedded applications - System timer (SysTick), providing a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism - Thumb®-compatible Thumb-2-only instruction set processor core for high code density - 25-MHz operation - Hardware-division and single-cycle-multiplication - Integrated Nested Vectored Interrupt Controller (NVIC) providing deterministic interrupt handling - 20 interrupts with eight priority levels - Memory protection unit (MPU), providing a privileged mode for protected operating system functionality - Unaligned data access, enabling data to be efficiently packed into memory - Atomic bit manipulation (bit-banding), delivering maximum memory utilization and streamlined peripheral control #### Internal Memory - 64 KB single-cycle flash - User-managed flash block protection on a 2-KB block basis - User-managed flash data programming - User-defined and managed flash-protection block - 16 KB single-cycle SRAM #### General-Purpose Timers - Three General-Purpose Timer Modules (GPTM), each of which provides two 16-bit timers. Each GPTM can be configured to operate independently: - As a single 32-bit timer - As one 32-bit Real-Time Clock (RTC) to event capture - For Pulse Width Modulation (PWM) - 32-bit Timer modes - Programmable one-shot timer - · Programmable periodic timer - Real-Time Clock when using an external 32.768-KHz clock as the input - User-enabled stalling in periodic and one-shot mode when the controller asserts the CPU Halt flag during debug - 16-bit Timer modes - General-purpose timer function with an 8-bit prescaler - Programmable one-shot timer - · Programmable periodic timer - User-enabled stalling when the controller asserts CPU Halt flag during debug - 16-bit Input Capture modes - · Input edge count capture - Input edge time capture - 16-bit PWM mode - · Simple PWM mode with software-programmable output inversion of the PWM signal - ARM FiRM-compliant Watchdog Timer - 32-bit down counter with a programmable load register - Separate watchdog clock with an enable - Programmable interrupt generation logic with interrupt masking - Lock register protection from runaway software - Reset generation logic with an enable/disable - User-enabled stalling when the controller asserts the CPU Halt flag during debug - 10/100 Ethernet Controller - Conforms to the IEEE 802.3-2002 Specification - Full- and half-duplex for both 100 Mbps and 10 Mbps operation - Integrated 10/100 Mbps Transceiver (PHY) - Automatic MDI/MDI-X cross-over correction - Programmable MAC address - Power-saving and power-down modes - Synchronous Serial Interface (SSI) - Master or slave operation - Programmable clock bit rate and prescale - Separate transmit and receive FIFOs, 16 bits wide, 8 locations deep - Programmable interface operation for Freescale SPI, MICROWIRE, or Texas Instruments synchronous serial interfaces - Programmable data frame size from 4 to 16 bits - Internal loopback test mode for diagnostic/debug testing - UART - Fully programmable 16C550-type UART with IrDA support - Separate 16x8 transmit (TX) and 16x12 receive (RX) FIFOs to reduce CPU interrupt service loading - Programmable baud-rate generator allowing speeds up to 1.5625 Mbps - Programmable FIFO length, including 1-byte deep operation providing conventional double-buffered interface - FIFO trigger levels of 1/8, 1/4, 1/2, 3/4, and 7/8 - Standard asynchronous communication bits for start, stop, and parity - False-start-bit detection - Line-break generation and detection #### Analog Comparators - One integrated analog comparator - Configurable for output to: drive an output pin or generate an interrupt - Compare external pin input to external pin input or to internal programmable voltage reference #### GPIOs - 10-30 GPIOs, depending on configuration - 5-V-tolerant input/outputs - Programmable interrupt generation as either edge-triggered or level-sensitive - Low interrupt latency; as low as 6 cycles and never more than 12 cycles - Bit masking in both read and write operations through address lines - Pins configured as digital inputs are Schmitt-triggered. - Programmable control for GPIO pad configuration: - Weak pull-up or pull-down resistors - 2-mA, 4-mA, and 8-mA pad drive for digital communication; up to four pads can be configured with an 18-mA pad drive for high-current applications - Slew rate control for the 8-mA drive - Open drain enables - Digital input enables #### Power - On-chip Low Drop-Out (LDO) voltage regulator, with programmable output user-adjustable from 2.25 V to 2.75 V - Low-power options on controller: Sleep and Deep-sleep modes - Low-power options for peripherals: software controls shutdown of individual peripherals - User-enabled LDO unregulated voltage detection and automatic reset - 3.3-V supply brown-out detection and reporting via interrupt or reset - Flexible Reset Sources - Power-on reset (POR) - Reset pin assertion - Brown-out (BOR) detector alerts to system power drops - Software reset - Watchdog timer reset - Internal low drop-out (LDO) regulator output goes unregulated - Additional Features - Six reset sources - Programmable clock source control - Clock gating to individual peripherals for power savings - IEEE 1149.1-1990 compliant Test Access Port (TAP) controller - Debug access via JTAG and Serial Wire interfaces - Full JTAG boundary scan - Industrial and extended temperature 100-pin RoHS-compliant LQFP package - Industrial-range 108-ball RoHS-compliant BGA package # 1.2 Target Applications - Remote monitoring - Electronic point-of-sale (POS) machines - Test and measurement equipment - Network appliances and switches - Factory automation - HVAC and building control - Gaming equipment - Motion control - Medical instrumentation - Fire and security - Power and energy #### Transportation # 1.3 High-Level Block Diagram Figure 1-1 on page 26 represents the full set of features in the Stellaris<sup>®</sup> 6000 series of devices; not all features may be available on the LM3S6100 microcontroller. Figure 1-1. Stellaris® 6000 Series High-Level Block Diagram #### 1.4 Functional Overview The following sections provide an overview of the features of the LM3S6100 microcontroller. The page number in parenthesis indicates where that feature is discussed in detail. Ordering and support information can be found in "Ordering and Contact Information" on page 428. #### 1.4.1 ARM Cortex™-M3 ### 1.4.1.1 Processor Core (see page 32) All members of the Stellaris<sup>®</sup> product family, including the LM3S6100 microcontroller, are designed around an ARM Cortex<sup>™</sup>-M3 processor core. The ARM Cortex-M3 processor provides the core for a high-performance, low-cost platform that meets the needs of minimal memory implementation, reduced pin count, and low-power consumption, while delivering outstanding computational performance and exceptional system response to interrupts. "ARM Cortex-M3 Processor Core" on page 32 provides an overview of the ARM core; the core is detailed in the ARM® Cortex™-M3 Technical Reference Manual. ## 1.4.1.2 System Timer (SysTick) (see page 35) Cortex-M3 includes an integrated system timer, SysTick. SysTick provides a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism. The counter can be used in several different ways, for example: - An RTOS tick timer which fires at a programmable rate (for example, 100 Hz) and invokes a SysTick routine. - A high-speed alarm timer using the system clock. - A variable rate alarm or signal timer—the duration is range-dependent on the reference clock used and the dynamic range of the counter. - A simple counter. Software can use this to measure time to completion and time used. - An internal clock source control based on missing/meeting durations. The COUNTFLAG bit-field in the control and status register can be used to determine if an action completed within a set duration, as part of a dynamic clock management control loop. #### 1.4.1.3 Nested Vectored Interrupt Controller (NVIC) (see page 40) The LM3S6100 controller includes the ARM Nested Vectored Interrupt Controller (NVIC) on the ARM® Cortex™-M3 core. The NVIC and Cortex-M3 prioritize and handle all exceptions. All exceptions are handled in Handler Mode. The processor state is automatically stored to the stack on an exception, and automatically restored from the stack at the end of the Interrupt Service Routine (ISR). The vector is fetched in parallel to the state saving, which enables efficient interrupt entry. The processor supports tail-chaining, which enables back-to-back interrupts to be performed without the overhead of state saving and restoration. Software can set eight priority levels on 7 exceptions (system handlers) and 20 interrupts. "Interrupts" on page 40 provides an overview of the NVIC controller and the interrupt map. Exceptions and interrupts are detailed in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. #### 1.4.2 Motor Control Peripherals To enhance motor control, the LM3S6100 controller features Pulse Width Modulation (PWM) outputs. #### 1.4.2.1 PWM Pulse width modulation (PWM) is a powerful technique for digitally encoding analog signal levels. High-resolution counters are used to generate a square wave, and the duty cycle of the square wave is modulated to encode an analog signal. Typical applications include switching power supplies and motor control. On the LM3S6100, PWM motion control functionality can be achieved through: ■ The motion control features of the general-purpose timers using the CCP pins #### CCP Pins (see page 182) The General-Purpose Timer Module's CCP (Capture Compare PWM) pins are software programmable to support a simple PWM mode with a software-programmable output inversion of the PWM signal. #### 1.4.3 Analog Peripherals For support of analog signals, the LM3S6100 microcontroller offers one analog comparator. ### 1.4.3.1 Analog Comparators (see page 357) An analog comparator is a peripheral that compares two analog voltages, and provides a logical output that signals the comparison result. The LM3S6100 microcontroller provides one analog comparator that can be configured to drive an output or generate an interrupt . A comparator can compare a test voltage against any one of these voltages: - An individual external reference voltage - A shared single external reference voltage - A shared internal reference voltage The comparator can provide its output to a device pin, acting as a replacement for an analog comparator on the board, or it can be used to signal the application via interrupts to cause it to start capturing a sample sequence. ### 1.4.4 Serial Communications Peripherals The LM3S6100 controller supports both asynchronous and synchronous serial communications with: - One fully programmable 16C550-type UART - One SSI module - Ethernet controller #### 1.4.4.1 **UART** (see page 235) A Universal Asynchronous Receiver/Transmitter (UART) is an integrated circuit used for RS-232C serial communications, containing a transmitter (parallel-to-serial converter) and a receiver (serial-to-parallel converter), each clocked separately. The LM3S6100 controller includes one fully programmable 16C550-type UARTthat supports data transfer speeds up to 1.5625 Mbps. (Although similar in functionality to a 16C550 UART, it is not register-compatible.) In addition, each UART is capable of supporting IrDA. Separate 16x8 transmit (TX) and 16x12 receive (RX) FIFOs reduce CPU interrupt service loading. The UART can generate individually masked interrupts from the RX, TX, modem status, and error conditions. The module provides a single combined interrupt when any of the interrupts are asserted and are unmasked. ### 1.4.4.2 SSI (see page 276) Synchronous Serial Interface (SSI) is a four-wire bi-directional communications interface. The LM3S6100 controller includes one SSI module that provides the functionality for synchronous serial communications with peripheral devices, and can be configured to use the Freescale SPI, MICROWIRE, or TI synchronous serial interface frame formats. The size of the data frame is also configurable, and can be set between 4 and 16 bits, inclusive. The SSI module performs serial-to-parallel conversion on data received from a peripheral device, and parallel-to-serial conversion on data transmitted to a peripheral device. The TX and RX paths are buffered with internal FIFOs, allowing up to eight 16-bit values to be stored independently. The SSI module can be configured as either a master or slave device. As a slave device, the SSI module can also be configured to disable its output, which allows a master device to be coupled with multiple slave devices. The SSI module also includes a programmable bit rate clock divider and prescaler to generate the output serial clock derived from the SSI module's input clock. Bit rates are generated based on the input clock and the maximum bit rate is determined by the connected peripheral. ### 1.4.4.3 Ethernet Controller (see page 313) Ethernet is a frame-based computer networking technology for local area networks (LANs). Ethernet has been standardized as IEEE 802.3. It defines a number of wiring and signaling standards for the physical layer, two means of network access at the Media Access Control (MAC)/Data Link Layer, and a common addressing format. The Stellaris® Ethernet Controller consists of a fully integrated media access controller (MAC) and network physical (PHY) interface device. The Ethernet Controller conforms to IEEE 802.3 specifications and fully supports 10BASE-T and 100BASE-TX standards. In addition, the Ethernet Controller supports automatic MDI/MDI-X cross-over correction. ### 1.4.5 System Peripherals #### 1.4.5.1 Programmable GPIOs (see page 135) General-purpose input/output (GPIO) pins offer flexibility for a variety of connections. The Stellaris GPIO module is comprised of seven physical GPIO blocks, each corresponding to an individual GPIO port. The GPIO module is FiRM-compliant (compliant to the ARM Foundation IP for Real-Time Microcontrollers specification) and supports 10-30 programmable input/output pins. The number of GPIOs available depends on the peripherals being used (see "Signal Tables" on page 370 for the signals available to each GPIO pin). The GPIO module features programmable interrupt generation as either edge-triggered or level-sensitive on all pins, programmable control for GPIO pad configuration, and bit masking in both read and write operations through address lines. Pins configured as digital inputs are Schmitt-triggered. # 1.4.5.2 Three Programmable Timers (see page 176) Programmable timers can be used to count or time external events that drive the Timer input pins. The Stellaris<sup>®</sup> General-Purpose Timer Module (GPTM) contains three GPTM blocks. Each GPTM block provides two 16-bit timers/counters that can be configured to operate independently as timers or event counters, or configured to operate as one 32-bit timer or one 32-bit Real-Time Clock (RTC). When configured in 32-bit mode, a timer can run as a Real-Time Clock (RTC), one-shot timer or periodic timer. When in 16-bit mode, a timer can run as a one-shot timer or periodic timer, and can extend its precision by using an 8-bit prescaler. A 16-bit timer can also be configured for event capture or Pulse Width Modulation (PWM) generation. #### 1.4.5.3 Watchdog Timer (see page 212) A watchdog timer can generate nonmaskable interrupts (NMIs) or a reset when a time-out value is reached. The watchdog timer is used to regain control when a system has failed due to a software error or to the failure of an external device to respond in the expected way. The Stellaris<sup>®</sup> Watchdog Timer module consists of a 32-bit down counter, a programmable load register, interrupt generation logic, and a locking register. The Watchdog Timer can be configured to generate an interrupt to the controller on its first time-out, and to generate a reset signal on its second time-out. Once the Watchdog Timer has been configured, the lock register can be written to prevent the timer configuration from being inadvertently altered. #### 1.4.6 Memory Peripherals The LM3S6100 controller offers both single-cycle SRAM and single-cycle Flash memory. ## 1.4.6.1 SRAM (see page 111) The LM3S6100 static random access memory (SRAM) controller supports 16 KB SRAM. The internal SRAM of the Stellaris® devices is located at offset 0x0000.0000 of the device memory map. To reduce the number of time-consuming read-modify-write (RMW) operations, ARM has introduced bit-banding technology in the new Cortex-M3 processor. With a bit-band-enabled processor, certain regions in the memory map (SRAM and peripheral space) can use address aliases to access individual bits in a single, atomic operation. ### 1.4.6.2 Flash (see page 112) The LM3S6100 Flash controller supports 64 KB of flash memory. The flash is organized as a set of 1-KB blocks that can be individually erased. Erasing a block causes the entire contents of the block to be reset to all 1s. These blocks are paired into a set of 2-KB blocks that can be individually protected. The blocks can be marked as read-only or execute-only, providing different levels of code protection. Read-only blocks cannot be erased or programmed, protecting the contents of those blocks from being modified. Execute-only blocks cannot be erased or programmed, and can only be read by the controller instruction fetch mechanism, protecting the contents of those blocks from being read by either the controller or by a debugger. ### 1.4.7 Additional Features #### 1.4.7.1 Memory Map (see page 38) A memory map lists the location of instructions and data in memory. The memory map for the LM3S6100 controller can be found in "Memory Map" on page 38. Register addresses are given as a hexadecimal increment, relative to the module's base address as shown in the memory map. The *ARM*® *Cortex*™-*M3 Technical Reference Manual* provides further information on the memory map. # 1.4.7.2 JTAG TAP Controller (see page 43) The Joint Test Action Group (JTAG) port is an IEEE standard that defines a Test Access Port and Boundary Scan Architecture for digital integrated circuits and provides a standardized serial interface for controlling the associated test logic. The TAP, Instruction Register (IR), and Data Registers (DR) can be used to test the interconnections of assembled printed circuit boards and obtain manufacturing information on the components. The JTAG Port also provides a means of accessing and controlling design-for-test features such as I/O pin observation and control, scan testing, and debugging. The JTAG port is composed of the standard five pins: TRST, TCK, TMS, TDI, and TDO. Data is transmitted serially into the controller on TDI and out of the controller on TDO. The interpretation of this data is dependent on the current state of the TAP controller. For detailed information on the operation of the JTAG port and TAP controller, please refer to the IEEE Standard 1149.1-Test Access Port and Boundary-Scan Architecture. The Luminary Micro JTAG controller works with the ARM JTAG controller built into the Cortex-M3 core. This is implemented by multiplexing the TDO outputs from both JTAG controllers. ARM JTAG instructions select the ARM TDO output while Luminary Micro JTAG instructions select the Luminary Micro TDO outputs. The multiplexer is controlled by the Luminary Micro JTAG controller, which has comprehensive programming for the ARM, Luminary Micro, and unimplemented JTAG instructions. ## 1.4.7.3 System Control and Clocks (see page 54) System control determines the overall operation of the device. It provides information about the device, controls the clocking of the device and individual peripherals, and handles reset detection and reporting. #### 1.4.8 Hardware Details Details on the pins and package can be found in the following sections: - "Pin Diagram" on page 368 - "Signal Tables" on page 370 - "Operating Characteristics" on page 393 - "Electrical Characteristics" on page 394 - "Package Information" on page 407 # 2 ARM Cortex-M3 Processor Core The ARM Cortex-M3 processor provides the core for a high-performance, low-cost platform that meets the needs of minimal memory implementation, reduced pin count, and low power consumption, while delivering outstanding computational performance and exceptional system response to interrupts. Features include: - Compact core. - Thumb-2 instruction set, delivering the high-performance expected of an ARM core in the memory size usually associated with 8- and 16-bit devices; typically in the range of a few kilobytes of memory for microcontroller class applications. - Rapid application execution through Harvard architecture characterized by separate buses for instruction and data. - Exceptional interrupt handling, by implementing the register manipulations required for handling an interrupt in hardware. - Deterministic, fast interrupt processing: always 12 cycles, or just 6 cycles with tail-chaining - Memory protection unit (MPU) to provide a privileged mode of operation for complex applications. - Migration from the ARM7<sup>™</sup> processor family for better performance and power efficiency. - Full-featured debug solution with a: - Serial Wire JTAG Debug Port (SWJ-DP) - Flash Patch and Breakpoint (FPB) unit for implementing breakpoints - Data Watchpoint and Trigger (DWT) unit for implementing watchpoints, trigger resources, and system profiling - Instrumentation Trace Macrocell (ITM) for support of printf style debugging - Trace Port Interface Unit (TPIU) for bridging to a Trace Port Analyzer - Optimized for single-cycle flash usage - Three sleep modes with clock gating for low power - Single-cycle multiply instruction and hardware divide - Atomic operations - ARM Thumb2 mixed 16-/32-bit instruction set - 1.25 DMIPS/MHz The Stellaris<sup>®</sup> family of microcontrollers builds on this core to bring high-performance 32-bit computing to cost-sensitive embedded microcontroller applications, such as factory automation and control, industrial control power devices, building and home automation, and stepper motors. For more information on the ARM Cortex-M3 processor core, see the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. For information on SWJ-DP, see the *ARM*® *CoreSight Technical Reference Manual*. # 2.1 Block Diagram Figure 2-1. CPU Block Diagram # 2.2 Functional Description Important: The ARM® Cortex™-M3 Technical Reference Manual describes all the features of an ARM Cortex-M3 in detail. However, these features differ based on the implementation. This section describes the Stellaris® implementation. Luminary Micro has implemented the ARM Cortex-M3 core as shown in Figure 2-1 on page 33. As noted in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*, several Cortex-M3 components are flexible in their implementation: SW/JTAG-DP, ETM, TPIU, the ROM table, the MPU, and the Nested Vectored Interrupt Controller (NVIC). Each of these is addressed in the sections that follow. ## 2.2.1 Serial Wire and JTAG Debug Luminary Micro has replaced the ARM SW-DP and JTAG-DP with the ARM CoreSight<sup>™</sup>-compliant Serial Wire JTAG Debug Port (SWJ-DP) interface. This means Chapter 12, "Debug Port," of the *ARM® Cortex*<sup>™</sup>-*M3 Technical Reference Manual* does not apply to Stellaris<sup>®</sup> devices. The SWJ-DP interface combines the SWD and JTAG debug ports into one module. See the CoreSight™ Design Kit Technical Reference Manual for details on SWJ-DP. ### 2.2.2 Embedded Trace Macrocell (ETM) ETM was not implemented in the Stellaris<sup>®</sup> devices. This means Chapters 15 and 16 of the *ARM*® *Cortex*™-*M3 Technical Reference Manual* can be ignored. ## 2.2.3 Trace Port Interface Unit (TPIU) The TPIU acts as a bridge between the Cortex-M3 trace data from the ITM, and an off-chip Trace Port Analyzer. The Stellaris<sup>®</sup> devices have implemented TPIU as shown in Figure 2-2 on page 34. This is similar to the non-ETM version described in the *ARM® Cortex™-M3 Technical Reference Manual*, however, SWJ-DP only provides SWV output for the TPIU. Figure 2-2. TPIU Block Diagram #### 2.2.4 ROM Table The default ROM table was implemented as described in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. ## 2.2.5 Memory Protection Unit (MPU) The Memory Protection Unit (MPU) is included on the LM3S6100 controller and supports the standard ARMv7 Protected Memory System Architecture (PMSA) model. The MPU provides full support for protection regions, overlapping protection regions, access permissions, and exporting memory attributes to the system. # 2.2.6 Nested Vectored Interrupt Controller (NVIC) The Nested Vectored Interrupt Controller (NVIC): Facilitates low-latency exception and interrupt handling - Controls power management - Implements system control registers The NVIC supports up to 240 dynamically reprioritizable interrupts each with up to 256 levels of priority. The NVIC and the processor core interface are closely coupled, which enables low latency interrupt processing and efficient processing of late arriving interrupts. The NVIC maintains knowledge of the stacked (nested) interrupts to enable tail-chaining of interrupts. You can only fully access the NVIC from privileged mode, but you can pend interrupts in user-mode if you enable the Configuration Control Register (see the ARM® Cortex™-M3 Technical Reference Manual). Any other user-mode access causes a bus fault. All NVIC registers are accessible using byte, halfword, and word unless otherwise stated. #### 2.2.6.1 Interrupts The ARM® Cortex™-M3 Technical Reference Manual describes the maximum number of interrupts and interrupt priorities. The LM3S6100 microcontroller supports 20 interrupts with eight priority levels. # 2.2.6.2 System Timer (SysTick) Cortex-M3 includes an integrated system timer, SysTick. SysTick provides a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism. The counter can be used in several different ways, for example: - An RTOS tick timer which fires at a programmable rate (for example, 100 Hz) and invokes a SysTick routine. - A high-speed alarm timer using the system clock. - A variable rate alarm or signal timer—the duration is range-dependent on the reference clock used and the dynamic range of the counter. - A simple counter. Software can use this to measure time to completion and time used. - An internal clock source control based on missing/meeting durations. The COUNTFLAG bit-field in the control and status register can be used to determine if an action completed within a set duration, as part of a dynamic clock management control loop. #### Functional Description The timer consists of three registers: - A control and status counter to configure its clock, enable the counter, enable the SysTick interrupt, and determine counter status. - The reload value for the counter, used to provide the counter's wrap value. - The current value of the counter. A fourth register, the SysTick Calibration Value Register, is not implemented in the Stellaris<sup>®</sup> devices. When enabled, the timer counts down from the reload value to zero, reloads (wraps) to the value in the SysTick Reload Value register on the next clock edge, then decrements on subsequent clocks. Writing a value of zero to the Reload Value register disables the counter on the next wrap. When the counter reaches zero, the COUNTFLAG status bit is set. The COUNTFLAG bit clears on reads. Writing to the Current Value register clears the register and the COUNTFLAG status bit. The write does not trigger the SysTick exception logic. On a read, the current value is the value of the register at the time the register is accessed. If the core is in debug state (halted), the counter will not decrement. The timer is clocked with respect to a reference clock. The reference clock can be the core clock or an external clock source. #### SysTick Control and Status Register Use the SysTick Control and Status Register to enable the SysTick features. The reset is 0x0000.0000. | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 16 | COUNTFLAG | R/W | 0 | Count Flag | | | | | | Returns 1 if timer counted to 0 since last time this was read. Clears on read by application. If read by the debugger using the DAP, this bit is cleared on read-only if the MasterType bit in the AHB-AP Control Register is set to 0. Otherwise, the COUNTFLAG bit is not changed by the debugger read. | | 15:3 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | CLKSOURCE | R/W | 0 | Clock Source | | | | | | Value Description | | | | | | 0 External reference clock. (Not implemented for Stellaris microcontrollers.) | | | | | | 1 Core clock | | | | | | If no reference clock is provided, it is held at 1 and so gives the same time as the core clock. The core clock must be at least 2.5 times faster than the reference clock. If it is not, the count values are unpredictable. | | 1 | TICKINT | R/W | 0 | Tick Interrupt | | | | | | Value Description | | | | | | O Counting down to 0 does not generate the interrupt request to the NVIC. Software can use the COUNTFLAG to determine if ever counted to 0. | | | | | | 1 Counting down to 0 pends the SysTick handler. | | 0 | ENABLE | R/W | 0 | Enable | | | | | | Value Description | | | | | | 0 Counter disabled. | | | | | | Counter operates in a multi-shot way. That is, counter loads with the Reload value and then begins counting down. On reaching 0, it sets the COUNTFLAG to 1 and optionally pends the SysTick handler, based on TICKINT. It then loads the Reload value again, and begins counting. | #### SysTick Reload Value Register Use the SysTick Reload Value Register to specify the start value to load into the current value register when the counter reaches 0. It can be any value between 1 and 0x00FF.FFFF. A start value of 0 is possible, but has no effect because the SysTick interrupt and COUNTFLAG are activated when counting from 1 to 0. Therefore, as a multi-shot timer, repeated over and over, it fires every N+1 clock pulse, where N is any value from 1 to 0x00FF.FFFF. So, if the tick interrupt is required every 100 clock pulses, 99 must be written into the RELOAD. If a new value is written on each tick interrupt, so treated as single shot, then the actual count down must be written. For example, if a tick is next required after 400 clock pulses, 400 must be written into the RELOAD. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | reserved | RO | | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 23:0 | RELOAD | W1C | - | Reload Value to load into the SysTick Current Value Register when the counter reaches 0. | #### SysTick Current Value Register Use the SysTick Current Value Register to find the current value in the register. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 23:0 | CURRENT | W1C | - | Current Value | | | | | | Current value at the time the register is accessed. No read-modify-write protection is provided, so change with care. | | | | | | This register is write-clear. Writing to it with any value clears the register to 0. Clearing this register also clears the COUNTFLAG bit of the SysTick Control and Status Register. | #### SysTick Calibration Value Register The SysTick Calibration Value register is not implemented. # 3 Memory Map The memory map for the LM3S6100 controller is provided in Table 3-1 on page 38. In this manual, register addresses are given as a hexadecimal increment, relative to the module's base address as shown in the memory map. See also Chapter 4, "Memory Map" in the ARM® Cortex<sup>TM</sup>-M3 Technical Reference Manual. Table 3-1. Memory Map<sup>a</sup> | Start | End | Description | For details on registers, see page | |------------------|-------------|---------------------------------------------------|------------------------------------| | Memory | | | • | | 0x0000.0000 | 0x0000.FFFF | On-chip flash <sup>b</sup> | 115 | | 0x0001.0000 | 0x1FFF.FFFF | Reserved | - | | 0x2000.0000 | 0x2000.3FFF | Bit-banded on-chip SRAM <sup>c</sup> | 115 | | 0x2000.4000 | 0x21FF.FFFF | Reserved | - | | 0x2200.0000 | 0x2207.FFFF | Bit-band alias of 0x2000.0000 through 0x200F.FFFF | 111 | | 0x2208.0000 | 0x3FFF.FFFF | Reserved | - | | FiRM Peripherals | | | 1 | | 0x4000.0000 | 0x4000.0FFF | Watchdog timer | 214 | | 0x4000.1000 | 0x4000.3FFF | Reserved | - | | 0x4000.4000 | 0x4000.4FFF | GPIO Port A | 141 | | 0x4000.5000 | 0x4000.5FFF | GPIO Port B | 141 | | 0x4000.6000 | 0x4000.6FFF | GPIO Port C | 141 | | 0x4000.7000 | 0x4000.7FFF | GPIO Port D | 141 | | 0x4000.8000 | 0x4000.8FFF | SSIO | 287 | | 0x4000.9000 | 0x4000.BFFF | Reserved | - | | 0x4000.C000 | 0x4000.CFFF | UART0 | 242 | | 0x4000.D000 | 0x4001.FFFF | Reserved | - | | Peripherals | | | | | 0x4002.0000 | 0x4002.3FFF | Reserved | - | | 0x4002.4000 | 0x4002.4FFF | GPIO Port E | 141 | | 0x4002.5000 | 0x4002.5FFF | GPIO Port F | 141 | | 0x4002.6000 | 0x4002.6FFF | GPIO Port G | 141 | | 0x4002.7000 | 0x4002.FFFF | Reserved | - | | 0x4003.0000 | 0x4003.0FFF | Timer0 | 187 | | 0x4003.1000 | 0x4003.1FFF | Timer1 | 187 | | 0x4003.2000 | 0x4003.2FFF | Timer2 | 187 | | 0x4003.3000 | 0x4003.BFFF | Reserved | - | | 0x4003.C000 | 0x4003.CFFF | Analog Comparators | 357 | | 0x4003.D000 | 0x4004.7FFF | Reserved | - | | 0x4004.8000 | 0x4004.8FFF | Ethernet Controller | 321 | | 0x4004.9000 | 0x400F.CFFF | Reserved | - | | 0x400F.D000 | 0x400F.DFFF | Flash control | 115 | | Start | End | Description | For details on registers, see page | |-----------------------|-------------|-----------------------------------------------------|--------------------------------------------------------| | 0x400F.E000 | 0x400F.EFFF | System control | 64 | | 0x400F.F000 | 0x41FF.FFFF | Reserved | - | | 0x4200.0000 | 0x43FF.FFFF | Bit-banded alias of 0x4000.0000 through 0x400F.FFFF | - | | 0x4400.0000 | 0xDFFF.FFFF | Reserved | - | | Private Peripheral Bu | ıs | | | | 0xE000.0000 | 0xE000.0FFF | Instrumentation Trace Macrocell (ITM) | ARM® Cortex™-M3 Technical Reference Manual | | 0xE000.1000 | 0xE000.1FFF | Data Watchpoint and Trace (DWT) | ARM® Cortex™-M3 Technical Reference Manual | | 0xE000.2000 | 0xE000.2FFF | Flash Patch and Breakpoint (FPB) | ARM® Cortex™-M3 Technical Reference Manual | | 0xE000.3000 | 0xE000.DFFF | Reserved | - | | 0xE000.E000 | 0xE000.EFFF | Nested Vectored Interrupt Controller (NVIC) | ARM®<br>Cortex™-M3<br>Technical<br>Reference<br>Manual | | 0xE000.F000 | 0xE003.FFFF | Reserved | - | | 0xE004.0000 | 0xE004.0FFF | Trace Port Interface Unit (TPIU) | ARM®<br>Cortex™-M3<br>Technical<br>Reference<br>Manual | | 0xE004.1000 | 0xFFFF.FFFF | Reserved | - | a. All reserved space returns a bus fault when read or written. b. The unavailable flash will bus fault throughout this range. c. The unavailable SRAM will bus fault throughout this range. ## 4 Interrupts The ARM Cortex-M3 processor and the Nested Vectored Interrupt Controller (NVIC) prioritize and handle all exceptions. All exceptions are handled in Handler Mode. The processor state is automatically stored to the stack on an exception, and automatically restored from the stack at the end of the Interrupt Service Routine (ISR). The vector is fetched in parallel to the state saving, which enables efficient interrupt entry. The processor supports tail-chaining, which enables back-to-back interrupts to be performed without the overhead of state saving and restoration. Table 4-1 on page 40 lists all exception types. Software can set eight priority levels on seven of these exceptions (system handlers) as well as on 20 interrupts (listed in Table 4-2 on page 41). Priorities on the system handlers are set with the NVIC System Handler Priority registers. Interrupts are enabled through the NVIC Interrupt Set Enable register and prioritized with the NVIC Interrupt Priority registers. You also can group priorities by splitting priority levels into pre-emption priorities and subpriorities. All of the interrupt registers are described in Chapter 8, "Nested Vectored Interrupt Controller" in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. Internally, the highest user-settable priority (0) is treated as fourth priority, after a Reset, NMI, and a Hard Fault. Note that 0 is the default priority for all the settable priorities. If you assign the same priority level to two or more interrupts, their hardware priority (the lower position number) determines the order in which the processor activates them. For example, if both GPIO Port A and GPIO Port B are priority level 1, then GPIO Port A has higher priority. Important: It may take several processor cycles after a write to clear an interrupt source in order for NVIC to see the interrupt source de-assert. This means if the interrupt clear is done as the last action in an interrupt handler, it is possible for the interrupt handler to complete while NVIC sees the interrupt as still asserted, causing the interrupt handler to be re-entered errantly. This can be avoided by either clearing the interrupt source at the beginning of the interrupt handler or by performing a read or write after the write to clear the interrupt source (and flush the write buffer). See Chapter 5, "Exceptions" and Chapter 8, "Nested Vectored Interrupt Controller" in the *ARM*® *Cortex*™-*M3 Technical Reference Manual* for more information on exceptions and interrupts. **Table 4-1. Exception Types** | Exception Type | Vector<br>Number | Priority <sup>a</sup> | Description | |---------------------------------|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | 0 | - | Stack top is loaded from first entry of vector table on reset. | | Reset | 1 | -3 (highest) | Invoked on power up and warm reset. On first instruction, drops to lowest priority (and then is called the base level of activation). This is asynchronous. | | Non-Maskable<br>Interrupt (NMI) | 2 | -2 | Cannot be stopped or preempted by any exception but reset. This is asynchronous. | | | | | An NMI is only producible by software, using the NVIC <b>Interrupt Control State</b> register. | | Hard Fault | 3 | -1 | All classes of Fault, when the fault cannot activate due to priority or the configurable fault handler has been disabled. This is synchronous. | | Memory Management | 4 | settable | MPU mismatch, including access violation and no match. This is synchronous. | | | | | The priority of this exception can be changed. | | Exception Type | Vector<br>Number | Priority <sup>a</sup> | Description | |----------------|------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bus Fault | 5 | settable | Pre-fetch fault, memory access fault, and other address/memory related faults. This is synchronous when precise and asynchronous when imprecise. | | | | | You can enable or disable this fault. | | Usage Fault | 6 | settable | Usage fault, such as undefined instruction executed or illegal state transition attempt. This is synchronous. | | - | 7-10 | - | Reserved. | | SVCall | 11 | settable | System service call with SVC instruction. This is synchronous. | | Debug Monitor | 12 | settable | Debug monitor (when not halting). This is synchronous, but only active when enabled. It does not activate if lower priority than the current activation. | | - | 13 | - | Reserved. | | PendSV | 14 | settable | Pendable request for system service. This is asynchronous and only pended by software. | | SysTick | 15 | settable | System tick timer has fired. This is asynchronous. | | Interrupts | 16 and<br>above | settable | Asserted from outside the ARM Cortex-M3 core and fed through the NVIC (prioritized). These are all asynchronous. Table 4-2 on page 41 lists the interrupts on the LM3S6100 controller. | a. 0 is the default priority for all the settable priorities. ### Table 4-2. Interrupts | Vector Number | Interrupt Number (Bit in Interrupt Registers) | Description | |---------------|-----------------------------------------------|----------------------| | 0-15 | - | Processor exceptions | | 16 | 0 | GPIO Port A | | 17 | 1 | GPIO Port B | | 18 | 2 | GPIO Port C | | 19 | 3 | GPIO Port D | | 20 | 4 | GPIO Port E | | 21 | 5 | UART0 | | 22 | 6 | Reserved | | 23 | 7 | SSI0 | | 24-33 | 8-17 | Reserved | | 34 | 18 | Watchdog timer | | 35 | 19 | Timer0 A | | 36 | 20 | Timer0 B | | 37 | 21 | Timer1 A | | 38 | 22 | Timer1 B | | 39 | 23 | Timer2 A | | 40 | 24 | Timer2 B | | 41 | 25 | Analog Comparator 0 | | 42-43 | 26-27 | Reserved | | 44 | 28 | System Control | | 45 | 29 | Flash Control | | 46 | 30 | GPIO Port F | | Vector Number | Interrupt Number (Bit in<br>Interrupt Registers) | Description | |---------------|--------------------------------------------------|---------------------| | 47 | 31 | GPIO Port G | | 48-57 | 32-41 | Reserved | | 58 | 42 | Ethernet Controller | | 59-63 | 43-47 | Reserved | ## 5 JTAG Interface The Joint Test Action Group (JTAG) port is an IEEE standard that defines a Test Access Port and Boundary Scan Architecture for digital integrated circuits and provides a standardized serial interface for controlling the associated test logic. The TAP, Instruction Register (IR), and Data Registers (DR) can be used to test the interconnections of assembled printed circuit boards and obtain manufacturing information on the components. The JTAG Port also provides a means of accessing and controlling design-for-test features such as I/O pin observation and control, scan testing, and debugging. The JTAG port is comprised of five pins: TRST, TCK, TMS, TDI, and TDO. Data is transmitted serially into the controller on TDI and out of the controller on TDO. The interpretation of this data is dependent on the current state of the TAP controller. For detailed information on the operation of the JTAG port and TAP controller, please refer to the *IEEE Standard 1149.1-Test Access Port and Boundary-Scan Architecture*. The Luminary Micro JTAG controller works with the ARM JTAG controller built into the Cortex-M3 core. This is implemented by multiplexing the TDO outputs from both JTAG controllers. ARM JTAG instructions select the ARM TDO output while Luminary Micro JTAG instructions select the Luminary Micro TDO outputs. The multiplexer is controlled by the Luminary Micro JTAG controller, which has comprehensive programming for the ARM, Luminary Micro, and unimplemented JTAG instructions. The JTAG module has the following features: - IEEE 1149.1-1990 compatible Test Access Port (TAP) controller - Four-bit Instruction Register (IR) chain for storing JTAG instructions - IEEE standard instructions: - BYPASS instruction - IDCODE instruction - SAMPLE/PRELOAD instruction - EXTEST instruction - INTEST instruction - ARM additional instructions: - APACC instruction - DPACC instruction - ABORT instruction - Integrated ARM Serial Wire Debug (SWD) See the ARM® Cortex™-M3 Technical Reference Manual for more information on the ARM JTAG controller. ## 5.1 Block Diagram Figure 5-1. JTAG Module Block Diagram ## **5.2** Functional Description A high-level conceptual drawing of the JTAG module is shown in Figure 5-1 on page 44. The JTAG module is composed of the Test Access Port (TAP) controller and serial shift chains with parallel update registers. The TAP controller is a simple state machine controlled by the TRST, TCK and TMS inputs. The current state of the TAP controller depends on the current value of TRST and the sequence of values captured on TMS at the rising edge of TCK. The TAP controller determines when the serial shift chains capture new data, shift data from TDI towards TDO, and update the parallel load registers. The current state of the TAP controller also determines whether the Instruction Register (IR) chain or one of the Data Register (DR) chains is being accessed. The serial shift chains with parallel load registers are comprised of a single Instruction Register (IR) chain and multiple Data Register (DR) chains. The current instruction loaded in the parallel load register determines which DR chain is captured, shifted, or updated during the sequencing of the TAP controller. Some instructions, like EXTEST and INTEST, operate on data currently in a DR chain and do not capture, shift, or update any of the chains. Instructions that are not implemented decode to the BYPASS instruction to ensure that the serial path between TDI and TDO is always connected (see Table 5-2 on page 50 for a list of implemented instructions). See "JTAG and Boundary Scan" on page 402 for JTAG timing diagrams. ### 5.2.1 JTAG Interface Pins The JTAG interface consists of five standard pins: TRST,TCK, TMS, TDI, and TDO. These pins and their associated reset state are given in Table 5-1 on page 45. Detailed information on each pin follows. Table 5-1, JTAG Port Pins Reset State | Pin Name | Data Direction | Internal Pull-Up | Internal Pull-Down | Drive Strength | Drive Value | |----------|----------------|------------------|--------------------|----------------|-------------| | TRST | Input | Enabled | Disabled | N/A | N/A | | TCK | Input | Enabled | Disabled | N/A | N/A | | TMS | Input | Enabled | Disabled | N/A | N/A | | TDI | Input | Enabled | Disabled | N/A | N/A | | TDO | Output | Enabled | Disabled | 2-mA driver | High-Z | ### 5.2.1.1 Test Reset Input (TRST) The TRST pin is an asynchronous active Low input signal for initializing and resetting the JTAG TAP controller and associated JTAG circuitry. When TRST is asserted, the TAP controller resets to the Test-Logic-Reset state and remains there while TRST is asserted. When the TAP controller enters the Test-Logic-Reset state, the JTAG Instruction Register (IR) resets to the default instruction, IDCODE. By default, the internal pull-up resistor on the TRST pin is enabled after reset. Changes to the pull-up resistor settings on GPIO Port B should ensure that the internal pull-up resistor remains enabled on PB7/TRST; otherwise JTAG communication could be lost. ### 5.2.1.2 Test Clock Input (TCK) The ${ t TCK}$ pin is the clock for the JTAG module. This clock is provided so the test logic can operate independently of any other system clocks. In addition, it ensures that multiple JTAG TAP controllers that are daisy-chained together can synchronously communicate serial test data between components. During normal operation, ${ t TCK}$ is driven by a free-running clock with a nominal 50% duty cycle. When necessary, ${ t TCK}$ can be stopped at 0 or 1 for extended periods of time. While ${ t TCK}$ is stopped at 0 or 1, the state of the TAP controller does not change and data in the JTAG Instruction and Data Registers is not lost. By default, the internal pull-up resistor on the ${ t TCK}$ pin is enabled after reset. This assures that no clocking occurs if the pin is not driven from an external source. The internal pull-up and pull-down resistors can be turned off to save internal power as long as the ${ t TCK}$ pin is constantly being driven by an external source. ### 5.2.1.3 Test Mode Select (TMS) The TMS pin selects the next state of the JTAG TAP controller. TMS is sampled on the rising edge of TCK. Depending on the current TAP state and the sampled value of TMS, the next state is entered. Because the TMS pin is sampled on the rising edge of TCK, the *IEEE Standard 1149.1* expects the value on TMS to change on the falling edge of TCK. Holding TMS high for five consecutive TCK cycles drives the TAP controller state machine to the Test-Logic-Reset state. When the TAP controller enters the Test-Logic-Reset state, the JTAG Instruction Register (IR) resets to the default instruction, IDCODE. Therefore, this sequence can be used as a reset mechanism, similar to asserting TRST. The JTAG Test Access Port state machine can be seen in its entirety in Figure 5-2 on page 47. By default, the internal pull-up resistor on the TMS pin is enabled after reset. Changes to the pull-up resistor settings on GPIO Port C should ensure that the internal pull-up resistor remains enabled on PC1/TMS; otherwise JTAG communication could be lost. ### 5.2.1.4 Test Data Input (TDI) The TDI pin provides a stream of serial information to the IR chain and the DR chains. TDI is sampled on the rising edge of TCK and, depending on the current TAP state and the current instruction, presents this data to the proper shift register chain. Because the TDI pin is sampled on the rising edge of TCK, the *IEEE Standard 1149.1* expects the value on TDI to change on the falling edge of TCK. By default, the internal pull-up resistor on the TDI pin is enabled after reset. Changes to the pull-up resistor settings on GPIO Port C should ensure that the internal pull-up resistor remains enabled on PC2/TDI: otherwise JTAG communication could be lost. ### 5.2.1.5 Test Data Output (TDO) The TDO pin provides an output stream of serial information from the IR chain or the DR chains. The value of TDO depends on the current TAP state, the current instruction, and the data in the chain being accessed. In order to save power when the JTAG port is not being used, the TDO pin is placed in an inactive drive state when not actively shifting out data. Because TDO can be connected to the TDI of another controller in a daisy-chain configuration, the *IEEE Standard 1149.1* expects the value on TDO to change on the falling edge of TCK. By default, the internal pull-up resistor on the TDO pin is enabled after reset. This assures that the pin remains at a constant logic level when the JTAG port is not being used. The internal pull-up and pull-down resistors can be turned off to save internal power if a High-Z output value is acceptable during certain TAP controller states. #### 5.2.2 JTAG TAP Controller The JTAG TAP controller state machine is shown in Figure 5-2 on page 47. The TAP controller state machine is reset to the Test-Logic-Reset state on the assertion of a Power-On-Reset (POR) or the assertion of TRST. Asserting the correct sequence on the TMS pin allows the JTAG module to shift in new instructions, shift in data, or idle during extended testing sequences. For detailed information on the function of the TAP controller and the operations that occur in each state, please refer to *IEEE Standard 1149.1*. Figure 5-2. Test Access Port State Machine ### 5.2.3 Shift Registers The Shift Registers consist of a serial shift register chain and a parallel load register. The serial shift register chain samples specific information during the TAP controller's CAPTURE states and allows this information to be shifted out of TDO during the TAP controller's SHIFT states. While the sampled data is being shifted out of the chain on TDO, new data is being shifted into the serial shift register on TDI. This new data is stored in the parallel load register during the TAP controller's UPDATE states. Each of the shift registers is discussed in detail in "Register Descriptions" on page 50. ### 5.2.4 Operational Considerations There are certain operational considerations when using the JTAG module. Because the JTAG pins can be programmed to be GPIOs, board configuration and reset conditions on these pins must be considered. In addition, because the JTAG module has integrated ARM Serial Wire Debug, the method for switching between these two operational modes is described below. ### 5.2.4.1 GPIO Functionality When the controller is reset with either a POR or $\overline{RST}$ , the JTAG/SWD port pins default to their JTAG/SWD configurations. The default configuration includes enabling digital functionality (setting **GPIODEN** to 1), enabling the pull-up resistors (setting **GPIOPUR** to 1), and enabling the alternate hardware function (setting **GPIOAFSEL** to 1) for the PB7 and PC[3:0] JTAG/SWD pins. It is possible for software to configure these pins as GPIOs after reset by writing 0s to PB7 and PC[3:0] in the **GPIOAFSEL** register. If the user does not require the JTAG/SWD port for debugging or board-level testing, this provides five more GPIOs for use in the design. Caution – It is possible to create a software sequence that prevents the debugger from connecting to the Stellaris® microcontroller. If the program code loaded into flash immediately changes the JTAG pins to their GPIO functionality, the debugger may not have enough time to connect and halt the controller before the JTAG pin functionality switches. This may lock the debugger out of the part. This can be avoided with a software routine that restores JTAG functionality based on an external or software trigger. The commit control registers provide a layer of protection against accidental programming of critical hardware peripherals. Writes to protected bits of the **GPIO Alternate Function Select (GPIOAFSEL)** register (see page 151) are not committed to storage unless the **GPIO Lock (GPIOLOCK)** register (see page 161) has been unlocked and the appropriate bits of the **GPIO Commit (GPIOCR)** register (see page 162) have been set to 1. #### Recovering a "Locked" Device Note: Performing the below sequence will cause the nonvolatile registers discussed in "Nonvolatile Register Programming" on page 114 to be restored to their factory default values. The mass erase of the flash memory caused by the below sequence occurs prior to the nonvolatile registers being restored. If software configures any of the JTAG/SWD pins as GPIO and loses the ability to communicate with the debugger, there is a debug sequence that can be used to recover the device. Performing a total of ten JTAG-to-SWD and SWD-to-JTAG switch sequences while holding the device in reset mass erases the flash memory. The sequence to recover the device is: - 1. Assert and hold the RST signal. - 2. Perform the JTAG-to-SWD switch sequence. - Perform the SWD-to-JTAG switch sequence. - Perform the JTAG-to-SWD switch sequence. - Perform the SWD-to-JTAG switch sequence. - Perform the JTAG-to-SWD switch sequence. - 7. Perform the SWD-to-JTAG switch sequence. - 8. Perform the JTAG-to-SWD switch sequence. - Perform the SWD-to-JTAG switch sequence. - 10. Perform the JTAG-to-SWD switch sequence. - 11. Perform the SWD-to-JTAG switch sequence. - 12. Release the RST signal. - 13. Wait 400 ms. - 14. Power-cycle the device. The JTAG-to-SWD and SWD-to-JTAG switch sequences are described in "ARM Serial Wire Debug (SWD)" on page 49. When performing switch sequences for the purpose of recovering the debug capabilities of the device, only steps 1 and 2 of the switch sequence need to be performed. ### 5.2.4.2 ARM Serial Wire Debug (SWD) In order to seamlessly integrate the ARM Serial Wire Debug (SWD) functionality, a serial-wire debugger must be able to connect to the Cortex-M3 core without having to perform, or have any knowledge of, JTAG cycles. This is accomplished with a SWD preamble that is issued before the SWD session begins. The preamble used to enable the SWD interface of the SWJ-DP module starts with the TAP controller in the Test-Logic-Reset state. From here, the preamble sequences the TAP controller through the following states: Run Test Idle, Select DR, Select IR, Test Logic Reset, Test Logic Reset, Run Test Idle, Run Test Idle, Select DR, Select IR, Test Logic Reset, Test Logic Reset, Run Test Idle, Run Test Idle, Select DR, Select IR, and Test Logic Reset states. Stepping through this sequences of the TAP state machine enables the SWD interface and disables the JTAG interface. For more information on this operation and the SWD interface, see the *ARM*® *Cortex™-M3 Technical Reference Manual* and the *ARM*® *CoreSight Technical Reference Manual*. Because this sequence is a valid series of JTAG operations that could be issued, the ARM JTAG TAP controller is not fully compliant to the *IEEE Standard 1149.1*. This is the only instance where the ARM JTAG TAP controller does not meet full compliance with the specification. Due to the low probability of this sequence occurring during normal operation of the TAP controller, it should not affect normal performance of the JTAG interface. #### JTAG-to-SWD Switching To switch the operating mode of the Debug Access Port (DAP) from JTAG to SWD mode, the external debug hardware must send a switch sequence to the device. The 16-bit switch sequence for switching to SWD mode is defined as b1110011110011110, transmitted LSB first. This can also be represented as 16'hE79E when transmitted LSB first. The complete switch sequence should consist of the following transactions on the TCK/SWCLK and TMS/SWDIO signals: - 1. Send at least 50 TCK/SWCLK cycles with TMS/SWDIO set to 1. This ensures that both JTAG and SWD are in their reset/idle states. - 2. Send the 16-bit JTAG-to-SWD switch sequence, 16'hE79E. - Send at least 50 TCK/SWCLK cycles with TMS/SWDIO set to 1. This ensures that if SWJ-DP was already in SWD mode, before sending the switch sequence, the SWD goes into the line reset state. ### SWD-to-JTAG Switching To switch the operating mode of the Debug Access Port (DAP) from SWD to JTAG mode, the external debug hardware must send a switch sequence to the device. The 16-bit switch sequence for switching to JTAG mode is defined as b1110011100111100, transmitted LSB first. This can also be represented as 16'hE73C when transmitted LSB first. The complete switch sequence should consist of the following transactions on the TCK/SWCLK and TMS/SWDIO signals: - 1. Send at least 50 TCK/SWCLK cycles with TMS/SWDIO set to 1. This ensures that both JTAG and SWD are in their reset/idle states. - 2. Send the 16-bit SWD-to-JTAG switch sequence, 16'hE73C. - Send at least 5 TCK/SWCLK cycles with TMS/SWDIO set to 1. This ensures that if SWJ-DP was already in JTAG mode, before sending the switch sequence, the JTAG goes into the Test Logic Reset state. ### 5.3 Initialization and Configuration After a Power-On-Reset or an external reset ( $\overline{RST}$ ), the JTAG pins are automatically configured for JTAG communication. No user-defined initialization or configuration is needed. However, if the user application changes these pins to their GPIO function, they must be configured back to their JTAG functionality before JTAG communication can be restored. This is done by enabling the five JTAG pins (PB7 and PC[3:0]) for their alternate function using the **GPIOAFSEL** register. ### 5.4 Register Descriptions There are no APB-accessible registers in the JTAG TAP Controller or Shift Register chains. The registers within the JTAG controller are all accessed serially through the TAP Controller. The registers can be broken down into two main categories: Instruction Registers and Data Registers. ### 5.4.1 Instruction Register (IR) The JTAG TAP Instruction Register (IR) is a four-bit serial scan chain with a parallel load register connected between the JTAG TDI and TDO pins. When the TAP Controller is placed in the correct states, bits can be shifted into the Instruction Register. Once these bits have been shifted into the chain and updated, they are interpreted as the current instruction. The decode of the Instruction Register bits is shown in Table 5-2 on page 50. A detailed explanation of each instruction, along with its associated Data Register, follows. **Table 5-2. JTAG Instruction Register Commands** | IR[3:0] | Instruction | Description | |------------|------------------|------------------------------------------------------------------------------------------------------------------------------------| | 0000 | EXTEST | Drives the values preloaded into the Boundary Scan Chain by the SAMPLE/PRELOAD instruction onto the pads. | | 0001 | INTEST | Drives the values preloaded into the Boundary Scan Chain by the SAMPLE/PRELOAD instruction into the controller. | | 0010 | SAMPLE / PRELOAD | Captures the current I/O values and shifts the sampled values out of the Boundary Scan Chain while new preload data is shifted in. | | 1000 | ABORT | Shifts data into the ARM Debug Port Abort Register. | | 1010 | DPACC | Shifts data into and out of the ARM DP Access Register. | | 1011 | APACC | Shifts data into and out of the ARM AC Access Register. | | 1110 | IDCODE | Loads manufacturing information defined by the <i>IEEE Standard 1149.1</i> into the IDCODE chain and shifts it out. | | 1111 | BYPASS | Connects TDI to TDO through a single Shift Register chain. | | All Others | Reserved | Defaults to the BYPASS instruction to ensure that TDI is always connected to TDO. | #### 5.4.1.1 EXTEST Instruction The EXTEST instruction does not have an associated Data Register chain. The EXTEST instruction uses the data that has been preloaded into the Boundary Scan Data Register using the SAMPLE/PRELOAD instruction. When the EXTEST instruction is present in the Instruction Register, the preloaded data in the Boundary Scan Data Register associated with the outputs and output enables are used to drive the GPIO pads rather than the signals coming from the core. This allows tests to be developed that drive known values out of the controller, which can be used to verify connectivity. #### 5.4.1.2 INTEST Instruction The INTEST instruction does not have an associated Data Register chain. The INTEST instruction uses the data that has been preloaded into the Boundary Scan Data Register using the SAMPLE/PRELOAD instruction. When the INTEST instruction is present in the Instruction Register, the preloaded data in the Boundary Scan Data Register associated with the inputs are used to drive the signals going into the core rather than the signals coming from the GPIO pads. This allows tests to be developed that drive known values into the controller, which can be used for testing. It is important to note that although the $\overline{\text{RST}}$ input pin is on the Boundary Scan Data Register chain, it is only observable. #### 5.4.1.3 SAMPLE/PRELOAD Instruction The SAMPLE/PRELOAD instruction connects the Boundary Scan Data Register chain between TDI and TDO. This instruction samples the current state of the pad pins for observation and preloads new test data. Each GPIO pad has an associated input, output, and output enable signal. When the TAP controller enters the Capture DR state during this instruction, the input, output, and output-enable signals to each of the GPIO pads are captured. These samples are serially shifted out of TDO while the TAP controller is in the Shift DR state and can be used for observation or comparison in various tests. While these samples of the inputs, outputs, and output enables are being shifted out of the Boundary Scan Data Register, new data is being shifted into the Boundary Scan Data Register from TDI. Once the new data has been shifted into the Boundary Scan Data Register, the data is saved in the parallel load registers when the TAP controller enters the Update DR state. This update of the parallel load register preloads data into the Boundary Scan Data Register that is associated with each input, output, and output enable. This preloaded data can be used with the EXTEST and INTEST instructions to drive data into or out of the controller. Please see "Boundary Scan Data Register" on page 53 for more information. ### 5.4.1.4 ABORT Instruction The ABORT instruction connects the associated ABORT Data Register chain between TDI and TDO. This instruction provides read and write access to the ABORT Register of the ARM Debug Access Port (DAP). Shifting the proper data into this Data Register clears various error bits or initiates a DAP abort of a previous request. Please see the "ABORT Data Register" on page 53 for more information. ### 5.4.1.5 DPACC Instruction The DPACC instruction connects the associated DPACC Data Register chain between TDI and TDO. This instruction provides read and write access to the DPACC Register of the ARM Debug Access Port (DAP). Shifting the proper data into this register and reading the data output from this register allows read and write access to the ARM debug and status registers. Please see "DPACC Data Register" on page 53 for more information. #### 5.4.1.6 APACC Instruction The APACC instruction connects the associated APACC Data Register chain between TDI and TDO. This instruction provides read and write access to the APACC Register of the ARM Debug Access Port (DAP). Shifting the proper data into this register and reading the data output from this register allows read and write access to internal components and buses through the Debug Port. Please see "APACC Data Register" on page 53 for more information. ### 5.4.1.7 IDCODE Instruction The IDCODE instruction connects the associated IDCODE Data Register chain between $\mathtt{TDI}$ and $\mathtt{TDO}$ . This instruction provides information on the manufacturer, part number, and version of the ARM core. This information can be used by testing equipment and debuggers to automatically configure their input and output data streams. IDCODE is the default instruction that is loaded into the JTAG Instruction Register when a power-on-reset (POR) is asserted, $\overline{\mathtt{TRST}}$ is asserted, or the Test-Logic-Reset state is entered. Please see "IDCODE Data Register" on page 52 for more information. #### 5.4.1.8 BYPASS Instruction The BYPASS instruction connects the associated BYPASS Data Register chain between TDI and TDO. This instruction is used to create a minimum length serial path between the TDI and TDO ports. The BYPASS Data Register is a single-bit shift register. This instruction improves test efficiency by allowing components that are not needed for a specific test to be bypassed in the JTAG scan chain by loading them with the BYPASS instruction. Please see "BYPASS Data Register" on page 52 for more information. ### 5.4.2 Data Registers The JTAG module contains six Data Registers. These include: IDCODE, BYPASS, Boundary Scan, APACC, DPACC, and ABORT serial Data Register chains. Each of these Data Registers is discussed in the following sections. ### 5.4.2.1 IDCODE Data Register The format for the 32-bit IDCODE Data Register defined by the *IEEE Standard 1149.1* is shown in Figure 5-3 on page 52. The standard requires that every JTAG-compliant device implement either the IDCODE instruction or the BYPASS instruction as the default instruction. The LSB of the IDCODE Data Register is defined to be a 1 to distinguish it from the BYPASS instruction, which has an LSB of 0. This allows auto configuration test tools to determine which instruction is the default instruction. The major uses of the JTAG port are for manufacturer testing of component assembly, and program development and debug. To facilitate the use of auto-configuration debug tools, the IDCODE instruction outputs a value of 0x3BA00477. This value indicates an ARM Cortex-M3, Version 1 processor. This allows the debuggers to automatically configure themselves to work correctly with the Cortex-M3 during debug. Figure 5-3. IDCODE Register Format ### 5.4.2.2 BYPASS Data Register The format for the 1-bit BYPASS Data Register defined by the *IEEE Standard 1149.1* is shown in Figure 5-4 on page 53. The standard requires that every JTAG-compliant device implement either the BYPASS instruction or the IDCODE instruction as the default instruction. The LSB of the BYPASS Data Register is defined to be a 0 to distinguish it from the IDCODE instruction, which has an LSB of 1. This allows auto configuration test tools to determine which instruction is the default instruction. Figure 5-4. BYPASS Register Format $$-TDI \longrightarrow 0$$ ### 5.4.2.3 Boundary Scan Data Register The format of the Boundary Scan Data Register is shown in Figure 5-5 on page 53. Each GPIO pin, in a counter-clockwise direction from the JTAG port pins, is included in the Boundary Scan Data Register. Each GPIO pin has three associated digital signals that are included in the chain. These signals are input, output, and output enable, and are arranged in that order as can be seen in the figure. In addition to the GPIO pins, the controller reset pin, $\overline{\text{RST}}$ , is included in the chain. Because the reset pin is always an input, only the input signal is included in the Data Register chain. When the Boundary Scan Data Register is accessed with the SAMPLE/PRELOAD instruction, the input, output, and output enable from each digital pad are sampled and then shifted out of the chain to be verified. The sampling of these values occurs on the rising edge of <code>TCK</code> in the Capture DR state of the TAP controller. While the sampled data is being shifted out of the Boundary Scan chain in the Shift DR state of the TAP controller, new data can be preloaded into the chain for use with the EXTEST and INTEST instructions. These instructions either force data out of the controller, with the EXTEST instruction, or into the controller, with the INTEST instruction. Figure 5-5. Boundary Scan Register Format For detailed information on the order of the input, output, and output enable bits for each of the GPIO ports, please refer to the Stellaris<sup>®</sup> Family Boundary Scan Description Language (BSDL) files, downloadable from www.luminarymicro.com. ### 5.4.2.4 APACC Data Register The format for the 35-bit APACC Data Register defined by ARM is described in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. #### 5.4.2.5 DPACC Data Register The format for the 35-bit DPACC Data Register defined by ARM is described in the *ARM*® Cortex™-M3 Technical Reference Manual. ### 5.4.2.6 ABORT Data Register The format for the 35-bit ABORT Data Register defined by ARM is described in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. ## 6 System Control System control determines the overall operation of the device. It provides information about the device, controls the clocking to the core and individual peripherals, and handles reset detection and reporting. ### **6.1** Functional Description The System Control module provides the following capabilities: - Device identification, see "Device Identification" on page 54 - Local control, such as reset (see "Reset Control" on page 54), power (see "Power Control" on page 57) and clock control (see "Clock Control" on page 58) - System control (Run, Sleep, and Deep-Sleep modes), see "System Control" on page 61 ### 6.1.1 Device Identification Seven read-only registers provide software with information on the microcontroller, such as version, part number, SRAM size, flash size, and other features. See the **DID0**, **DID1**, and **DC0-DC4** registers. #### 6.1.2 Reset Control This section discusses aspects of hardware functions during reset as well as system software requirements following the reset sequence. #### 6.1.2.1 CMOD0 and CMOD1 Test-Mode Control Pins Two pins, CMOD0 and CMOD1, are defined for use by Luminary Micro for testing the devices during manufacture. They have no end-user function and should not be used. The CMOD pins should be connected to ground. #### 6.1.2.2 Reset Sources The controller has five sources of reset: - 1. External reset input pin (RST) assertion, see "RST Pin Assertion" on page 54. - 2. Power-on reset (POR), see "Power-On Reset (POR)" on page 55. - 3. Internal brown-out (BOR) detector, see "Brown-Out Reset (BOR)" on page 55. - 4. Software-initiated reset (with the software reset registers), see "Software Reset" on page 56. - 5. A watchdog timer reset condition violation, see "Watchdog Timer Reset" on page 56. After a reset, the **Reset Cause (RESC)** register is set with the reset cause. The bits in this register are sticky and maintain their state across multiple reset sequences, except when an internal POR is the cause, and then all the other bits in the **RESC** register are cleared except for the POR indicator. #### 6.1.2.3 RST Pin Assertion The external reset pin ( $\overline{RST}$ ) resets the controller. This resets the core and all the peripherals except the JTAG TAP controller (see "JTAG Interface" on page 43). The external reset sequence is as follows: - 1. The external reset pin (RST) is asserted and then de-asserted. - 2. The internal reset is released and the core loads from memory the initial stack pointer, the initial program counter, the first instruction designated by the program counter, and begins execution. A few clocks cycles from RST de-assertion to the start of the reset sequence is necessary for synchronization. The external reset timing is shown in Figure 18-9 on page 405. ### 6.1.2.4 Power-On Reset (POR) The Power-On Reset (POR) circuit monitors the power supply voltage ( $V_{DD}$ ). The POR circuit generates a reset signal to the internal logic when the power supply ramp reaches a threshold value ( $V_{TH}$ ). If the application only uses the POR circuit, the $\overline{\tt RST}$ input needs to be connected to the power supply ( $V_{DD}$ ) through a pull-up resistor (1K to 10K $\Omega$ ). The device must be operating within the specified operating parameters at the point when the on-chip power-on reset pulse is complete. The 3.3-V power supply to the device must reach 3.0 V within 10 msec of it crossing 2.0 V to guarantee proper operation. For applications that require the use of an external reset to hold the device in reset longer than the internal POR, the RST input may be used with the circuit as shown in Figure 6-1 on page 55. Figure 6-1. External Circuitry to Extend Reset The $R_1$ and $C_1$ components define the power-on delay. The $R_2$ resistor mitigates any leakage from the $\overline{RST}$ input. The diode (D<sub>1</sub>) discharges $C_1$ rapidly when the power supply is turned off. The Power-On Reset sequence is as follows: - 1. The controller waits for the later of external reset (RST) or internal POR to go inactive. - 2. The internal reset is released and the core loads from memory the initial stack pointer, the initial program counter, the first instruction designated by the program counter, and begins execution. The internal POR is only active on the initial power-up of the controller. The Power-On Reset timing is shown in Figure 18-10 on page 405. Note: The power-on reset also resets the JTAG controller. An external reset does not. ### 6.1.2.5 Brown-Out Reset (BOR) A drop in the input voltage resulting in the assertion of the internal brown-out detector can be used to reset the controller. This is initially disabled and may be enabled by software. The system provides a brown-out detection circuit that triggers if the power supply $(V_{DD})$ drops below a brown-out threshold voltage $(V_{BTH})$ . If a brown-out condition is detected, the system may generate a controller interrupt or a system reset. Brown-out resets are controlled with the **Power-On and Brown-Out Reset Control (PBORCTL)** register. The BORIOR bit in the **PBORCTL** register must be set for a brown-out condition to trigger a reset. The brown-out reset is equivelent to an assertion of the external $\overline{\mathtt{RST}}$ input and the reset is held active until the proper $V_{DD}$ level is restored. The **RESC** register can be examined in the reset interrupt handler to determine if a Brown-Out condition was the cause of the reset, thus allowing software to determine what actions are required to recover. The internal Brown-Out Reset timing is shown in Figure 18-11 on page 405. #### 6.1.2.6 Software Reset Software can reset a specific peripheral or generate a reset to the entire system. Peripherals can be individually reset by software via three registers that control reset signals to each peripheral (see the **SRCRn** registers). If the bit position corresponding to a peripheral is set and subsequently cleared, the peripheral is reset. The encoding of the reset registers is consistent with the encoding of the clock gating control for peripherals and on-chip functions (see "System Control" on page 61). Note that all reset signals for all clocks of the specified unit are asserted as a result of a software-initiated reset. The entire system can be reset by software by setting the SYSRESETREQ bit in the Cortex-M3 Application Interrupt and Reset Control register resets the entire system including the core. The software-initiated system reset sequence is as follows: - 1. A software system reset is initiated by writing the SYSRESETREQ bit in the ARM Cortex-M3 Application Interrupt and Reset Control register. - 2. An internal reset is asserted. - The internal reset is deasserted and the controller loads from memory the initial stack pointer, the initial program counter, and the first instruction designated by the program counter, and then begins execution. The software-initiated system reset timing is shown in Figure 18-12 on page 406. ### 6.1.2.7 Watchdog Timer Reset The watchdog timer module's function is to prevent system hangs. The watchdog timer can be configured to generate an interrupt to the controller on its first time-out, and to generate a reset signal on its second time-out. After the first time-out event, the 32-bit counter is reloaded with the value of the **Watchdog Timer Load (WDTLOAD)** register, and the timer resumes counting down from that value. If the timer counts down to its zero state again before the first time-out interrupt is cleared, and the reset signal has been enabled, the watchdog timer asserts its reset signal to the system. The watchdog timer reset sequence is as follows: - 1. The watchdog timer times out for the second time without being serviced. - 2. An internal reset is asserted. - The internal reset is released and the controller loads from memory the initial stack pointer, the initial program counter, the first instruction designated by the program counter, and begins execution. The watchdog reset timing is shown in Figure 18-13 on page 406. ### 6.1.3 Power Control The Stellaris microcontroller provides an integrated LDO regulator that may be used to provide power to the majority of the controller's internal logic. The LDO regulator provides software a mechanism to adjust the regulated value, in small increments (VSTEP), over the range of 2.25 V to 2.75 V (inclusive)—or 2.5 V $\pm$ 10%. The adjustment is made by changing the value of the VADJ field in the **LDO Power Control (LDOPCTL)** register. Figure 6-2 on page 58 shows the power architecture. Note: On the printed circuit board, use the LDO output as the source of VDD25 input. In addition, the LDO requires decoupling capacitors. See "On-Chip Low Drop-Out (LDO) Regulator Characteristics" on page 395. Figure 6-2. Power Architecture ### 6.1.4 Clock Control System control determines the control of clocks in this part. ### 6.1.4.1 Fundamental Clock Sources There are four clock sources for use in the device: Internal Oscillator (IOSC): The internal oscillator is an on-chip clock source. It does not require the use of any external components. The frequency of the internal oscillator is 12 MHz ± 30%. Applications that do not depend on accurate clock sources may use this clock source to reduce system cost. The internal oscillator is the clock source the device uses during and following POR. If the main oscillator is required, software must enable the main oscillator following reset and allow the main oscillator to stabilize before changing the clock reference. - Main Oscillator (MOSC): The main oscillator provides a frequency-accurate clock source by one of two means: an external single-ended clock source is connected to the OSC0 input pin, or an external crystal is connected across the OSC0 input and OSC1 output pins. If the PLL is being used, the crystal value must be one of the supported frequencies between 3.579545 MHz through 8.192 MHz (inclusive). If the PLL is not being used, the crystal may be any one of the supported frequencies between 1 MHz and 8.192 MHz. The single-ended clock source range is from DC through the specified speed of the device. The supported crystals are listed in the XTAL bit field in the RCC register (see page 73). - Internal 30-kHz Oscillator: The internal 30-kHz oscillator is similar to the internal oscillator, except that it provides an operational frequency of 30 kHz ± 50%. It is intended for use during Deep-Sleep power-saving modes. This power-savings mode benefits from reduced internal switching and also allows the main oscillator to be powered down. The internal system clock (SysClk), is derived from any of the four sources plus two others: the output of the main internal PLL, and the internal oscillator divided by four (3 MHz ± 30%). The frequency of the PLL clock reference must be in the range of 3.579545 MHz to 8.192 MHz (inclusive). The Run-Mode Clock Configuration (RCC) and Run-Mode Clock Configuration 2 (RCC2) registers provide control for the system clock. The RCC2 register is provided to extend fields that offer additional encodings over the RCC register. When used, the RCC2 register field values are used by the logic over the corresponding field in the RCC register. In particular, RCC2 provides for a larger assortment of clock configuration options. Figure 6-3 on page 60 shows the logic for the main clock tree. The peripheral blocks are driven by the system clock signal and can be programmatically enabled/disabled. Figure 6-3. Main Clock Tree - a. Control provided by RCC register bit/field. - b. Control provided by RCC register bit/field or RCC2 register bit/field, if overridden with RCC2 register bit USERCC2. - c. Control provided by RCC2 register bit/field. d. Also may be controlled by DSLPCLKCFG when in deep sleep mode. Note: The figure above shows all features available on all Stellaris® Fury-class devices. #### 6.1.4.2 **Crystal Configuration for the Main Oscillator (MOSC)** The main oscillator supports the use of a select number of crystals. If the main oscillator is used by the PLL as a reference clock, the supported range of crystals is 3.579545 to 8.192 MHz, otherwise, the range of supported crystals is 1 to 8.192 MHz. The XTAL bit in the RCC register (see page 73) describes the available crystal choices and default programming values. Software configures the RCC register XTAL field with the crystal number. If the PLL is used in the design, the XTAL field value is internally translated to the PLL settings. ### 6.1.4.3 Main PLL Frequency Configuration The main PLL is disabled by default during power-on reset and is enabled later by software if required. Software specifies the output divisor to set the system clock frequency, and enables the main PLL to drive the output. If the main oscillator provides the clock reference to the main PLL, the translation provided by hardware and used to program the PLL is available for software in the **XTAL to PLL Translation** (**PLLCFG**) register (see page 77). The internal translation provides a translation within $\pm$ 1% of the targeted PLL VCO frequency. The Crystal Value field (XTAL) on page 73 describes the available crystal choices and default programming of the **PLLCFG** register. The crystal number is written into the XTAL field of the **Run-Mode Clock Configuration (RCC)** register. Any time the XTAL field changes, the new settings are translated and the internal PLL settings are updated. ### 6.1.4.4 PLL Modes The PLL has two modes of operation: Normal and Power-Down - Normal: The PLL multiplies the input clock reference and drives the output. - Power-Down: Most of the PLL internal circuitry is disabled and the PLL does not drive the output. The modes are programmed using the RCC/RCC2 register fields (see page 73 and page 78). ### 6.1.4.5 PLL Operation If a PLL configuration is changed, the PLL output frequency is unstable until it reconverges (relocks) to the new setting. The time between the configuration change and relock is T<sub>READY</sub> (see Table 18-6 on page 397). During the relock time, the affected PLL is not usable as a clock reference. The PLL is changed by one of the following: - Change to the XTAL value in the RCC register—writes of the same value do not cause a relock. - Change in the PLL from Power-Down to Normal mode. A counter is defined to measure the $T_{READY}$ requirement. The counter is clocked by the main oscillator. The range of the main oscillator has been taken into account and the down counter is set to 0x1200 (that is, ~600 $\mu$ s at an 8.192 MHz external oscillator clock). Hardware is provided to keep the PLL from being used as a system clock until the $T_{READY}$ condition is met after one of the two changes above. It is the user's responsibility to have a stable clock source (like the main oscillator) before the **RCC/RCC2** register is switched to use the PLL. If the main PLL is enabled and the system clock is switched to use the PLL in one step, the system control hardware continues to clock the controller from the oscillator selected by the RCC/RCC2 register until the main PLL is stable (T<sub>READY</sub> time met), after which it changes to the PLL. Software can use many methods to ensure that the system is clocked from the main PLL, including periodically polling the PLLLRIS bit in the Raw Interrupt Status (RIS) register, and enabling the PLL Lock interrupt. ### 6.1.5 System Control For power-savings purposes, the **RCGCn**, **SCGCn**, and **DCGCn** registers control the clock gating logic for each peripheral or block in the system while the controller is in Run, Sleep, and Deep-Sleep mode, respectively. In Run mode, the processor executes code. In Sleep mode, the clock frequency of the active peripherals is unchanged, but the processor is not clocked and therefore no longer executes code. In Deep-Sleep mode, the clock frequency of the active peripherals may change (depending on the Run mode clock configuration) in addition to the processor clock being stopped. An interrupt returns the device to Run mode from one of the sleep modes; the sleep modes are entered on request from the code. Each mode is described in more detail below. There are four levels of operation for the device defined as: - Run Mode. Run mode provides normal operation of the processor and all of the peripherals that are currently enabled by the RCGCn registers. The system clock can be any of the available clock sources including the PLL. - Sleep Mode. Sleep mode is entered by the Cortex-M3 core executing a WFI (Wait for Interrupt) instruction. Any properly configured interrupt event in the system will bring the processor back into Run mode. See the system control NVIC section of the ARM® Cortex™-M3 Technical Reference Manual for more details. - In Sleep mode, the Cortex-M3 processor core and the memory subsystem are not clocked. Peripherals are clocked that are enabled in the **SCGCn** register when auto-clock gating is enabled (see the **RCC** register) or the **RCGCn** register when the auto-clock gating is disabled. The system clock has the same source and frequency as that during Run mode. - Deep-Sleep Mode. Deep-Sleep mode is entered by first writing the Deep Sleep Enable bit in the ARM Cortex-M3 NVIC system control register and then executing a WFI instruction. Any properly configured interrupt event in the system will bring the processor back into Run mode. See the system control NVIC section of the ARM® Cortex™-M3 Technical Reference Manual for more details. The Cortex-M3 processor core and the memory subsystem are not clocked. Peripherals are clocked that are enabled in the **DCGCn** register when auto-clock gating is enabled (see the **RCC** register) or the **RCGCn** register when auto-clock gating is disabled. The system clock source is the main oscillator by default or the internal oscillator specified in the **DSLPCLKCFG** register if one is enabled. When the **DSLPCLKCFG** register is used, the internal oscillator is powered up, if necessary, and the main oscillator is powered down. If the PLL is running at the time of the WFI instruction, hardware will power the PLL down and override the SYSDIV field of the active **RCC/RCC2** register to be /16 or /64, respectively. When the Deep-Sleep exit event occurs, hardware brings the system clock back to the source and frequency it had at the onset of Deep-Sleep mode before enabling the clocks that had been stopped during the Deep-Sleep duration. ## 6.2 Initialization and Configuration The PLL is configured using direct register writes to the RCC/RCC2 register. If the RCC2 register is being used, the USERCC2 bit must be set and the appropriate RCC2 bit/field is used. The steps required to successfully change the PLL-based system clock are: - Bypass the PLL and system clock divider by setting the BYPASS bit and clearing the USESYS bit in the RCC register. This configures the system to run off a "raw" clock source (using the main oscillator or internal oscillator) and allows for the new PLL configuration to be validated before switching the system clock to the PLL. - Select the crystal value (XTAL) and oscillator source (OSCSRC), and clear the PWRDN bit in RCC/RCC2. Setting the XTAL field automatically pulls valid PLL configuration data for the appropriate crystal, and clearing the PWRDN bit powers and enables the PLL and its output. - 3. Select the desired system divider (SYSDIV) in RCC/RCC2 and set the USESYS bit in RCC. The SYSDIV field determines the system frequency for the microcontroller. - 4. Wait for the PLL to lock by polling the PLLLRIS bit in the Raw Interrupt Status (RIS) register. - 5. Enable use of the PLL by clearing the BYPASS bit in RCC/RCC2. ## 6.3 Register Map Table 6-1 on page 63 lists the System Control registers, grouped by function. The offset listed is a hexadecimal increment to the register's address, relative to the System Control base address of 0x400F.E000. Note: Spaces in the System Control register space that are not used are reserved for future or internal use by Luminary Micro, Inc. Software should not modify any reserved memory address. Table 6-1. System Control Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|---------|-------|-------------|------------------------------------------|-------------| | 0x000 | DID0 | RO | - | Device Identification 0 | 65 | | 0x004 | DID1 | RO | - | Device Identification 1 | 81 | | 0x008 | DC0 | RO | 0x003F.001F | Device Capabilities 0 | 83 | | 0x010 | DC1 | RO | 0x0000.709F | Device Capabilities 1 | 84 | | 0x014 | DC2 | RO | 0x0107.0011 | Device Capabilities 2 | 86 | | 0x018 | DC3 | RO | 0x8F00.01C0 | Device Capabilities 3 | 88 | | 0x01C | DC4 | RO | 0x5000.007F | Device Capabilities 4 | 90 | | 0x030 | PBORCTL | R/W | 0x0000.7FFD | Brown-Out Reset Control | 67 | | 0x034 | LDOPCTL | R/W | 0x0000.0000 | LDO Power Control | 68 | | 0x040 | SRCR0 | R/W | 0x00000000 | Software Reset Control 0 | 107 | | 0x044 | SRCR1 | R/W | 0x00000000 | Software Reset Control 1 | 108 | | 0x048 | SRCR2 | R/W | 0x00000000 | Software Reset Control 2 | 109 | | 0x050 | RIS | RO | 0x0000.0000 | Raw Interrupt Status | 69 | | 0x054 | IMC | R/W | 0x0000.0000 | Interrupt Mask Control | 70 | | 0x058 | MISC | R/W1C | 0x0000.0000 | Masked Interrupt Status and Clear | 71 | | 0x05C | RESC | R/W | - | Reset Cause | 72 | | 0x060 | RCC | R/W | 0x0780.3AD1 | Run-Mode Clock Configuration | 73 | | 0x064 | PLLCFG | RO | - | XTAL to PLL Translation | 77 | | 0x070 | RCC2 | R/W | 0x0780.2810 | Run-Mode Clock Configuration 2 | 78 | | 0x100 | RCGC0 | R/W | 0x00000040 | Run Mode Clock Gating Control Register 0 | 92 | | 0x104 | RCGC1 | R/W | 0x00000000 | Run Mode Clock Gating Control Register 1 | 95 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|------------|------|-------------|-------------------------------------------------|-------------| | 0x108 | RCGC2 | R/W | 0x00000000 | Run Mode Clock Gating Control Register 2 | 101 | | 0x110 | SCGC0 | R/W | 0x00000040 | Sleep Mode Clock Gating Control Register 0 | 93 | | 0x114 | SCGC1 | R/W | 0x00000000 | Sleep Mode Clock Gating Control Register 1 | 97 | | 0x118 | SCGC2 | R/W | 0x00000000 | Sleep Mode Clock Gating Control Register 2 | 103 | | 0x120 | DCGC0 | R/W | 0x00000040 | Deep Sleep Mode Clock Gating Control Register 0 | 94 | | 0x124 | DCGC1 | R/W | 0x00000000 | Deep Sleep Mode Clock Gating Control Register 1 | 99 | | 0x128 | DCGC2 | R/W | 0x00000000 | Deep Sleep Mode Clock Gating Control Register 2 | 105 | | 0x144 | DSLPCLKCFG | R/W | 0x0780.0000 | Deep Sleep Clock Configuration | 80 | # 6.4 Register Descriptions All addresses given are relative to the System Control base address of 0x400F.E000. ### Register 1: Device Identification 0 (DID0), offset 0x000 This register identifies the version of the device. Device Identification 0 (DID0) Base 0x400F.E000 Offset 0x000 Type RO, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 30:28 | VER | RO | 0x1 | DID0 Version | | | | | | This field defines the $\textbf{DID0}$ register format version. The version number is numeric. The value of the $\mathtt{VER}$ field is encoded as follows: | | | | | | Value Description | | | | | | 0x1 Second version of the <b>DID0</b> register format. | | 27:24 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 23:16 | CLASS | RO | 0x1 | Device Class | The CLASS field value identifies the internal design from which all mask sets are generated for all devices in a particular product line. The CLASS field value is changed for new product lines, for changes in fab process (for example, a remap or shrink), or any case where the MAJOR OR MINOR fields require differentiation from prior devices. The value of the CLASS field is encoded as follows (all other encodings are reserved): Value Description 0x1 Stellaris® Fury-class devices. | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | MAJOR | RO | - | Major Revision | | | | | | This field specifies the major revision number of the device. The major revision reflects changes to base layers of the design. The major revision number is indicated in the part number as a letter (A for first revision, B for second, and so on). This field is encoded as follows: | | | | | | Value Description | | | | | | 0x0 Revision A (initial device) | | | | | | 0x1 Revision B (first base layer revision) | | | | | | 0x2 Revision C (second base layer revision) | | | | | | and so on. | | 7:0 | MINOR | RO | - | Minor Revision | | | | | | This field specifies the minor revision number of the device. The minor revision reflects changes to the metal layers of the design. The ${\tt MINOR}$ field value is reset when the ${\tt MAJOR}$ field is changed. This field is numeric and is encoded as follows: | | | | | | Value Description | | | | | | 0x0 Initial device, or a major revision update. | | | | | | 0x1 First metal layer change. | | | | | | 0x2 Second metal layer change. | | | | | | and so on. | ## Register 2: Brown-Out Reset Control (PBORCTL), offset 0x030 This register is responsible for controlling reset conditions after initial power-on reset. ### Brown-Out Reset Control (PBORCTL) Base 0x400F.E000 Offset 0x030 Offset 0x030 Type R/W, reset 0x0000.7FFD | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | BORIOR | R/W | 0 | BOR Interrupt or Reset | | | | | | This bit controls how a BOR event is signaled to the controller. If set, a reset is signaled. Otherwise, an interrupt is signaled. | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ## Register 3: LDO Power Control (LDOPCTL), offset 0x034 The $\mathtt{VADJ}$ field in this register adjusts the on-chip output voltage ( $\mathsf{V}_{\mathsf{OUT}}$ ). ### LDO Power Control (LDOPCTL) Base 0x400F.E000 Offset 0x034 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:0 | VADJ | R/W | 0x0 | LDO Output Voltage | This field sets the on-chip output voltage. The programming values for the $\mathtt{VADJ}$ field are provided below. | Value | $V_{OUT}(V)$ | |-----------|--------------| | 0x00 | 2.50 | | 0x01 | 2.45 | | 0x02 | 2.40 | | 0x03 | 2.35 | | 0x04 | 2.30 | | 0x05 | 2.25 | | 0x06-0x3F | Reserved | | 0x1B | 2.75 | | 0x1C | 2.70 | | 0x1D | 2.65 | | 0x1E | 2.60 | | 0x1F | 2.55 | ### Register 4: Raw Interrupt Status (RIS), offset 0x050 Central location for system control raw interrupts. These are set and cleared by hardware. ### Raw Interrupt Status (RIS) Base 0x400F.E000 Offset 0x050 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PLLLRIS | RO | 0 | PLL Lock Raw Interrupt Status | | | | | | This bit is set when the PLL $T_{READY}$ Timer asserts. | | 5:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | BORRIS | RO | 0 | Brown-Out Reset Raw Interrupt Status | | | | | | This bit is the raw interrupt status for any brown-out conditions. If set, a brown-out condition is currently active. This is an unregistered signal from the brown-out detection circuit. An interrupt is reported if the BORIM bit in the <b>IMC</b> register is set and the BORIOR bit in the <b>PBORCTL</b> register is cleared. | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 5: Interrupt Mask Control (IMC), offset 0x054 Central location for system control interrupt masks. ### Interrupt Mask Control (IMC) Base 0x400F.E000 Offset 0x054 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PLLLIM | R/W | 0 | PLL Lock Interrupt Mask | | | | | | This bit specifies whether a current limit detection is promoted to a controller interrupt. If set, an interrupt is generated if PLLLRIS in RIS is set; otherwise, an interrupt is not generated. | | 5:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | BORIM | R/W | 0 | Brown-Out Reset Interrupt Mask | | | | | | This bit specifies whether a brown-out condition is promoted to a controller interrupt. If set, an interrupt is generated if BORRIS is set; otherwise, an interrupt is not generated. | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 6: Masked Interrupt Status and Clear (MISC), offset 0x058 On a read, this register gives the current masked status value of the corresponding interrupt. All of the bits are R/W1C and this action also clears the corresponding raw interrupt bit in the RIS register (see page 69). ### Masked Interrupt Status and Clear (MISC) Base 0x400F.E000 Offset 0x058 Type R/W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PLLLMIS | R/W1C | 0 | PLL Lock Masked Interrupt Status | | | | | | This bit is set when the PLL $T_{READY}$ timer asserts. The interrupt is cleared by writing a 1 to this bit. | | 5:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | BORMIS | R/W1C | 0 | BOR Masked Interrupt Status | | | | | | The ${\tt BORMIS}$ is simply the ${\tt BORRIS}$ ANDed with the mask value, ${\tt BORIM}.$ | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 7: Reset Cause (RESC), offset 0x05C This register is set with the reset cause after reset. The bits in this register are sticky and maintain their state across multiple reset sequences, except when an external reset is the cause, and then all the other bits in the **RESC** register are cleared. ### Reset Cause (RESC) Base 0x400F.E000 Offset 0x05C Type R/W, reset - | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5 | LDO | R/W | - | LDO Reset | | | | | | When set, indicates the LDO circuit has lost regulation and has generated a reset event. | | 4 | SW | R/W | - | Software Reset | | | | | | When set, indicates a software reset is the cause of the reset event. | | 3 | WDT | R/W | - | Watchdog Timer Reset | | | | | | When set, indicates a watchdog reset is the cause of the reset event. | | 2 | BOR | R/W | - | Brown-Out Reset | | | | | | When set, indicates a brown-out reset is the cause of the reset event. | | 1 | POR | R/W | - | Power-On Reset | | | | | | When set, indicates a power-on reset is the cause of the reset event. | | 0 | EXT | R/W | - | External Reset | | | | | | When set, indicates an external reset ( $\overline{\tt RST}$ assertion) is the cause of the reset event. | #### Register 8: Run-Mode Clock Configuration (RCC), offset 0x060 This register is defined to provide source control and frequency speed. Run-Mode Clock Configuration (RCC) Base 0x400F.E000 Offset 0x060 Type R/W, reset 0x0780.3AD1 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 27 | ACG | R/W | 0 | Auto Clock Gating | **Auto Clock Gating** This bit specifies whether the system uses the Sleep-Mode Clock Gating Control (SCGCn) registers and Deep-Sleep-Mode Clock Gating Control (DCGCn) registers if the controller enters a Sleep or Deep-Sleep mode (respectively). If set, the **SCGCn** or **DCGCn** registers are used to control the clocks distributed to the peripherals when the controller is in a sleep mode. Otherwise, the Run-Mode Clock Gating Control (RCGCn) registers are used when the controller enters a sleep The **RCGCn** registers are always used to control the clocks in Run mode. This allows peripherals to consume less power when the controller is in a sleep mode and the peripheral is unused. | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26:23 | SYSDIV | R/W | 0xF | System Clock Divisor | | | | | | Specifies which divisor is used to generate the system clock from the PLL output. | | | | | | The PLL VCO frequency is 400 MHz. | | | | | | Value Divisor (BYPASS=1) Frequency (BYPASS=0) | | | | | | 0x0 reserved reserved | | | | | | 0x1 /2 reserved | | | | | | 0x2 /3 reserved | | | | | | 0x3 /4 reserved | | | | | | 0x4 /5 reserved | | | | | | 0x5 /6 reserved | | | | | | 0x6 /7 reserved | | | | | | 0x7 /8 25 MHz | | | | | | 0x8 /9 22.22 MHz | | | | | | 0x9 /10 20 MHz | | | | | | 0xA /11 18.18 MHz | | | | | | 0xB /12 16.67 MHz | | | | | | 0xC /13 15.38 MHz | | | | | | 0xD /14 14.29 MHz | | | | | | 0xE /15 13.33 MHz | | | | | | 0xF /16 12.5 MHz (default) | | | | | | When reading the <b>Run-Mode Clock Configuration (RCC)</b> register (see page 73), the SYSDIV value is MINSYSDIV if a lower divider was requested and the PLL is being used. This lower value is allowed to divide a non-PLL source. | | 22 | USESYSDIV | R/W | 0 | Enable System Clock Divider | | | | | | Use the system clock divider as the source for the system clock. The system clock divider is forced to be used when the PLL is selected as the source. | | 21:14 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13 | PWRDN | R/W | 1 | PLL Power Down | | | | | | This bit connects to the PLL PWRDN input. The reset value of 1 powers down the PLL. | | 12 | reserved | RO | 1 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11 | BYPASS | R/W | 1 | PLL Bypass | | | | | | Chooses whether the system clock is derived from the PLL output or the OSC source. If set, the clock that drives the system is the OSC source. Otherwise, the clock that drives the system is the PLL output clock divided by the system divider. | | Bit/Field | Name | Туре | Reset | Description | | | |-----------|----------|------|-------|---------------|-------------------------------------------------------------------------------------------------------|---------------------------------------| | 10 | reserved | RO | 0 | compatibility | ould not rely on the value of a<br>y with future products, the valucross a read-modify-write ope | ue of a reserved bit should be | | 9:6 | XTAL | R/W | 0xB | Crystal Valu | ie | | | | | | | | ecifies the crystal value attach<br>r this field is provided below. | ned to the main oscillator. The | | | | | | Value | Crystal Frequency (MHz)<br>Not Using the PLL | Crystal Frequency (MHz) Using the PLL | | | | | | 0x0 | 1.000 | reserved | | | | | | 0x1 | 1.8432 | reserved | | | | | | 0x2 | 2.000 | reserved | | | | | | 0x3 | 2.4576 | reserved | | | | | | 0x4 | 3.5795 | 545 MHz | | | | | | 0x5 | 3.686 | 64 MHz | | | | | | 0x6 | 4 | MHz | | | | | | 0x7 | 4.09 | 6 MHz | | | | | | 0x8 | 4.915 | 52 MHz | | | | | | 0x9 | 5 | MHz | | | | | | 0xA | 5.12 | 2 MHz | | | | | | 0xB | 6 MHz (r | eset value) | | | | | | 0xC | 6.14 | 4 MHz | | | | | | 0xD | 7.372 | 28 MHz | | | | | | 0xE | 8 | MHz | | | | | | 0xF | 8.19 | 2 MHz | | 5:4 | OSCSRC | R/W | 0x1 | Oscillator S | ource | | | | | | | Picks amon | g the four input sources for th | e OSC. The values are: | | | | | | Value Inpu | t Source | | | | | | | | n oscillator | | | | | | | | rnal oscillator (default) | | | | | | | | rnal oscillator / 4 (this is neces | ssary if used as input to PLL) | | | | | | | KHz internal oscillator | , , | | 3:2 | reserved | RO | 0x0 | compatibility | nould not rely on the value of a<br>y with future products, the valu<br>cross a read-modify-write ope | ue of a reserved bit should be | | 1 | IOSCDIS | R/W | 0 | Internal Osc | cillator Disable | | | | | | | 0: Internal o | scillator (IOSC) is enabled. | | | | | | | 1: Internal o | scillator is disabled. | | | Bit/Field | Name | Type | Reset | Description | |-----------|---------|------|-------|-------------------------------------------| | 0 | MOSCDIS | R/W | 1 | Main Oscillator Disable | | | | | | 0: Main oscillator is enabled . | | | | | | 1: Main oscillator is disabled (default). | ### Register 9: XTAL to PLL Translation (PLLCFG), offset 0x064 This register provides a means of translating external crystal frequencies into the appropriate PLL settings. This register is initialized during the reset sequence and updated anytime that the XTAL field changes in the **Run-Mode Clock Configuration (RCC)** register (see page 73). The PLL frequency is calculated using the PLLCFG field values, as follows: PLLFreq = OSCFreq \* F / (R + 1) #### XTAL to PLL Translation (PLLCFG) Base 0x400F.E000 Offset 0x064 Type RO, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13:5 | F | RO | - | PLL F Value This field specifies the value supplied to the PLL's F input. | | 4:0 | R | RO | - | PLL R Value | This field specifies the value supplied to the PLL's R input. ### Register 10: Run-Mode Clock Configuration 2 (RCC2), offset 0x070 This register overrides the RCC equivalent register fields when the USERCC2 bit is set. This allows RCC2 to be used to extend the capabilities, while also providing a means to be backward-compatible to previous parts. The fields within the RCC2 register occupy the same bit positions as they do within the RCC register as LSB-justified. The SYSDIV2 field is wider so that additional larger divisors are possible. This allows a lower system clock frequency for improved Deep Sleep power consumption. Run-Mode Clock Configuration 2 (RCC2) Base 0x400F.E000 Offset 0x070 Type R/W, reset 0x0780.2810 | 31 | USERCC2 | R/W | 0 | Use RCC2 | |-------|----------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | When set, overrides the RCC register fields. | | 30:29 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28:23 | SYSDIV2 | R/W | 0x0F | System Clock Divisor | | | | | | Specifies which divisor is used to generate the system clock from the PLL output. | | | | | | The PLL VCO frequency is 400 MHz. | | | | | | This field is wider than the <b>RCC</b> register SYSDIV field in order to provide additional divisor values. This permits the system clock to be run at much lower frequencies during Deep Sleep mode. For example, where the <b>RCC</b> register SYSDIV encoding of 1111 provides /16, the <b>RCC2</b> register SYSDIV2 encoding of 111111 provides /64. | | 22:14 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13 | PWRDN2 | R/W | 1 | Power-Down PLL | | | | | | When set, powers down the PLL. | | 12 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11 | BYPASS2 | R/W | 1 | Bypass PLL | | | | | | When set, bypasses the PLL for the clock source. | | Bit/Field | Name | Туре | Reset | Description | | | | | | | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 10:7 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | | | 6:4 | OSCSRC2 | R/W | 0x1 | Oscillator Source | | | | | | | | | | | | Picks among the input sources for the OSC. The values are: | | | | | | | | | | | | Value Description | | | | | | | | | | | | 0x0 Main oscillator (MOSC) | | | | | | | | | | | | 0x1 Internal oscillator (IOSC) | | | | | | | | | | | | 0x2 Internal oscillator / 4 | | | | | | | | | | | | 0x3 30 kHz internal oscillator | | | | | | | | | | | | 0x7 Reserved | | | | | | | | 3:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | | ### Register 11: Deep Sleep Clock Configuration (DSLPCLKCFG), offset 0x144 This register provides configuration information for the hardware control of Deep Sleep Mode. Deep Sleep Clock Configuration (DSLPCLKCFG) Base 0x400F.E000 Offset 0x144 Type R/W, reset 0x0780.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:29 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28:23 | DSDIVORIDE | R/W | 0x0F | Divider Field Override | | | | | | 6-bit system divider field to override when Deep-Sleep occurs with PLL running. | | 22:7 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6:4 | DSOSCSRC | R/W | 0x0 | Clock Source | | | | | | Specifies the clock source during Deep-Sleep mode. | | | | | | Value Description | | | | | | 0x0 NOORIDE | | | | | | No override to the oscillator clock source is done. | | | | | | 0x1 IOSC | | | | | | Use internal 12 MHz oscillator as source. | | | | | | 0x3 30kHz | | | | | | Use 30 kHz internal oscillator. | | | | | | 0x7 Reserved | | 3:0 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 12: Device Identification 1 (DID1), offset 0x004 This register identifies the device family, part number, temperature range, pin count, and package type. Device Identification 1 (DID1) Base 0x400F.E000 Offset 0x004 Type RO, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|--------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | VER | RO | 0x1 | DID1 Version | | | | | | This field defines the <b>DID1</b> register format version. The version number is numeric. The value of the $VER$ field is encoded as follows (all other encodings are reserved): | | | | | | Value Description | | | | | | 0x1 Second version of the <b>DID1</b> register format. | | 27:24 | FAM | RO | 0x0 | Family | | | | | | This field provides the family identification of the device within the<br>Luminary Micro product portfolio. The value is encoded as follows (all<br>other encodings are reserved): | | | | | | Value Description | | | | | | 0x0 Stellaris family of microcontollers, that is, all devices with external part numbers starting with LM3S. | | 23:16 | PARTNO | RO | 0xA1 | Part Number | | | | | | This field provides the part number of the device within the family. The value is encoded as follows (all other encodings are reserved): | Value Description 0xA1 LM3S6100 15:13 PINCOUNT RO 0x2 Package Pin Count This field specifies the number of pins on the device package. The value is encoded as follows (all other encodings are reserved): Value Description 0x2 100-pin or 108-ball package | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:5 | TEMP | RO | - | Temperature Range | | | | | | This field specifies the temperature rating of the device. The value is encoded as follows (all other encodings are reserved): | | | | | | Value Description | | | | | | 0x0 Commercial temperature range (0°C to 70°C) | | | | | | 0x1 Industrial temperature range (-40°C to 85°C) | | | | | | 0x2 Extended temperature range (-40°C to 105°C) | | 4:3 | PKG | RO | - | Package Type | | | | | | This field specifies the package type. The value is encoded as follows (all other encodings are reserved): | | | | | | Value Description | | | | | | 0x0 SOIC package | | | | | | 0x1 LQFP package | | | | | | 0x2 BGA package | | 2 | ROHS | RO | 1 | RoHS-Compliance | | | | | | This bit specifies whether the device is RoHS-compliant. A 1 indicates the part is RoHS-compliant. | | 1:0 | QUAL | RO | - | Qualification Status | | | | | | This field specifies the qualification status of the device. The value is encoded as follows (all other encodings are reserved): | | | | | | Value Description | | | | | | 0x0 Engineering Sample (unqualified) | | | | | | 0x1 Pilot Production (unqualified) | | | | | | 0x2 Fully Qualified | | | | | | | ### Register 13: Device Capabilities 0 (DC0), offset 0x008 This register is predefined by the part and can be used to verify features. Device Capabilities 0 (DC0) Base 0x400F.E000 Offset 0x008 Type RO, reset 0x003F.001F | Bit/Field | Name | Type | Reset | Description | |-----------|---------|------|--------|----------------------------------------------------------| | 31:16 | SRAMSZ | RO | 0x003F | SRAM Size Indicates the size of the on-chip SRAM memory. | | | | | | Value Description 0x003F 16 KB of SRAM | | 15:0 | FLASHSZ | RO | 0x001F | Flash Size | Indicates the size of the on-chip flash memory. Value Description 0x001F 64 KB of Flash ### Register 14: Device Capabilities 1 (DC1), offset 0x010 This register provides a list of features available in the system. The Stellaris family uses this register format to indicate the availability of the following family features in the specific device: CANs, PWM, ADC, Watchdog timer, Hibernation module, and debug capabilities. This register also indicates the maximum clock frequency and maximum ADC sample rate. The format of this register is consistent with the **RCGC0**, **SCGC0**, and **DCGC0** clock control registers and the **SRCR0** software reset control register. #### Device Capabilities 1 (DC1) Base 0x400F.E000 Offset 0x010 Type RO, reset 0x0000.709F | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|------|-------|----|----|----------|----|------|-------|------|------|-----|-----|-----|-----|------| | | | 1 | 1 | 1 | | 1 | | rese | erved | 1 | | 1 | | | 1 | 1 | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | MINS | YSDIV | ı | | reserved | | | MPU | rese | rved | PLL | WDT | swo | SWD | JTAG | | Туре | RO | Reset | Λ | 1 | 1 | 1 | Ω | Λ | Λ | Λ | 1 | Ω | Λ | 1 | 1 | 1 | 1 | 1 | | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:12 | MINSYSDIV | RO | 0x7 | System Clock Divider | | | | | | Minimum 4-bit divider value for system clock. The reset value is hardware-dependent. See the <b>RCC</b> register for how to change the system clock divisor using the SYSDIV bit. | | | | | | Value Description | | | | | | 0x7 Specifies a 25-MHz clock with a PLL divider of 8. | | 11:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7 | MPU | RO | 1 | MPU Present | | | | | | When set, indicates that the Cortex-M3 Memory Protection Unit (MPU) module is present. See the ARM Cortex-M3 Technical Reference Manual for details on the MPU. | | 6:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | PLL | RO | 1 | PLL Present | | | | | | When set, indicates that the on-chip Phase Locked Loop (PLL) is present. | | 3 | WDT | RO | 1 | Watchdog Timer Present | | | | | | When set, indicates that a watchdog timer is present. | | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|------------------------------------------------------------------------------| | 2 | SWO | RO | 1 | SWO Trace Port Present | | | | | | When set, indicates that the Serial Wire Output (SWO) trace port is present. | | 1 | SWD | RO | 1 | SWD Present | | | | | | When set, indicates that the Serial Wire Debugger (SWD) is present. | | 0 | JTAG | RO | 1 | JTAG Present | | | | | | When set, indicates that the JTAG debugger interface is present. | ### Register 15: Device Capabilities 2 (DC2), offset 0x014 26 RO RO RO RO 1 0 1 TIMER0 reserved SSI0 reserved This register provides a list of features available in the system. The Stellaris family uses this register format to indicate the availability of the following family features in the specific device: Analog Comparators, General-Purpose Timers, I2Cs, QEIs, SSIs, and UARTs. The format of this register is consistent with the **RCGC1**, **SCGC1**, and **DCGC1** clock control registers and the **SRCR1** software reset control register. 23 21 19 When set, indicates that General-Purpose Timer module 1 is present. When set, indicates that General-Purpose Timer module 0 is present. Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. When set, indicates that SSI module 0 is present. preserved across a read-modify-write operation. 18 16 #### Device Capabilities 2 (DC2) 30 28 Base 0x400F.E000 Offset 0x014 Type RO, reset 0x0107.0011 31 16 15:5 3:1 Timer 0 Present SSI0 Present 24 | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|----------------------------------------------------| | 0 | UART0 | RO | 1 | UART0 Present | | | | | | When set, indicates that UART module 0 is present. | ### Register 16: Device Capabilities 3 (DC3), offset 0x018 This register provides a list of features available in the system. The Stellaris family uses this register format to indicate the availability of the following family features in the specific device: Analog Comparator I/Os, CCP I/Os, ADC I/Os, and PWM I/Os. Device Capabilities 3 (DC3) Base 0x400F.E000 Offset 0x018 Type RO, reset 0x8F00.01C0 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----------|----|----------|----|------|------|------|------|--------|---------|----|------|------|------|----|----| | | 32KHZ | | reserved | | CCP3 | CCP2 | CCP1 | CCP0 | | ' | | rese | rved | | | | | Туре | RO | Reset | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | reserved | | | | | | | | C0PLUS | COMINUS | | | rese | rved | | | | Туре | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | 32KHZ | RO | 1 | 32KHz Input Clock Available | | | | | | When set, indicates an even CCP pin is present and can be used as a 32-KHz input clock. | | 30:28 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 27 | CCP3 | RO | 1 | CCP3 Pin Present | | | | | | When set, indicates that Capture/Compare/PWM pin 3 is present. | | 26 | CCP2 | RO | 1 | CCP2 Pin Present | | | | | | When set, indicates that Capture/Compare/PWM pin 2 is present. | | 25 | CCP1 | RO | 1 | CCP1 Pin Present | | | | | | When set, indicates that Capture/Compare/PWM pin 1 is present. | | 24 | CCP0 | RO | 1 | CCP0 Pin Present | | | | | | When set, indicates that Capture/Compare/PWM pin 0 is present. | | 23:9 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 8 | C0O | RO | 1 | C0o Pin Present | | | | | | When set, indicates that the analog comparator 0 output pin is present. | | 7 | C0PLUS | RO | 1 | C0+ Pin Present | | | | | | When set, indicates that the analog comparator 0 (+) input pin is present. | | 6 | COMINUS | RO | 1 | C0- Pin Present | | | | | | When set, indicates that the analog comparator 0 (-) input pin is present. | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 17: Device Capabilities 4 (DC4), offset 0x01C This register provides a list of features available in the system. The Stellaris family uses this register format to indicate the availability of the following family features in the specific device: Ethernet MAC and PHY, GPIOs, and CCP I/Os. The format of this register is consistent with the **RCGC2**, **SCGC2**, and **DCGC2** clock control registers and the **SRCR2** software reset control register. Device Capabilities 4 (DC4) Base 0x400F.E000 Offset 0x01C Offset 0x01C Type RO, reset 0x5000.007F | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 30 | EPHY0 | RO | 1 | Ethernet PHY0 Present | | | | | | When set, indicates that Ethernet PHY module 0 is present. | | 29 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28 | EMAC0 | RO | 1 | Ethernet MAC0 Present | | | | | | When set, indicates that Ethernet MAC module 0 is present. | | 27:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | GPIOG | RO | 1 | GPIO Port G Present | | | | | | When set, indicates that GPIO Port G is present. | | 5 | GPIOF | RO | 1 | GPIO Port F Present | | | | | | When set, indicates that GPIO Port F is present. | | 4 | GPIOE | RO | 1 | GPIO Port E Present | | | | | | When set, indicates that GPIO Port E is present. | | 3 | GPIOD | RO | 1 | GPIO Port D Present | | | | | | When set, indicates that GPIO Port D is present. | | 2 | GPIOC | RO | 1 | GPIO Port C Present | | | | | | When set, indicates that GPIO Port C is present. | | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|--------------------------------------------------| | 1 | GPIOB | RO | 1 | GPIO Port B Present | | | | | | When set, indicates that GPIO Port B is present. | | 0 | GPIOA | RO | 1 | GPIO Port A Present | | | | | | When set, indicates that GPIO Port A is present. | ### Register 18: Run Mode Clock Gating Control Register 0 (RCGC0), offset 0x100 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC0** is the clock configuration register for running operation, **SCGC0** for Sleep operation, and **DCGC0** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Run Mode Clock Gating Control Register 0 (RCGC0) Base 0x400F.E000 Offset 0x100 Type R/W, reset 0x00000040 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | WDT | R/W | 0 | WDT Clock Gating Control | | | | | | This bit controls the clock gating for the WDT module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates a bus fault. | | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 19: Sleep Mode Clock Gating Control Register 0 (SCGC0), offset 0x110 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC0** is the clock configuration register for running operation, **SCGC0** for Sleep operation, and **DCGC0** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Sleep Mode Clock Gating Control Register 0 (SCGC0) Base 0x400F.E000 Offset 0x110 Type R/W, reset 0x00000040 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|----|----|----|---------------------------------------|------|------|------|------|----|----|----|-----|----|----------|----| | | | | | | · · · · · · · · · · · · · · · · · · · | | | rese | rved | | | | | | , , | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | ' | rese | rved | | | | | | WDT | | reserved | | | Type | RO R/W | RO | RO | RO | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | WDT | R/W | 0 | WDT Clock Gating Control | | | | | | This bit controls the clock gating for the WDT module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates a bus fault. | | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 20: Deep Sleep Mode Clock Gating Control Register 0 (DCGC0), offset 0x120 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC0** is the clock configuration register for running operation, **SCGC0** for Sleep operation, and **DCGC0** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Deep Sleep Mode Clock Gating Control Register 0 (DCGC0) Base 0x400F.E000 Offset 0x120 Type R/W, reset 0x00000040 | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----------|----|----|----|----|----|----|------|------|----|----|-----|-----|----------|----|----| | | | ' | I | ' | 1 | ' | | rese | rved | | | | | | ' | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | reserved | | | | | | | | | | | WDT | | reserved | | | | Туре | RO R/W | RO | RO | RO | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | WDT | R/W | 0 | WDT Clock Gating Control | | | | | | This bit controls the clock gating for the WDT module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates a bus fault. | | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 21: Run Mode Clock Gating Control Register 1 (RCGC1), offset 0x104 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC1** is the clock configuration register for running operation, **SCGC1** for Sleep operation, and **DCGC1** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Run Mode Clock Gating Control Register 1 (RCGC1) Base 0x400F.E000 Offset 0x104 Type R/W, reset 0x00000000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:25 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 24 | COMP0 | R/W | 0 | Analog Comparator 0 Clock Gating | | | | | | This bit controls the clock gating for analog comparator 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 23:19 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 18 | TIMER2 | R/W | 0 | Timer 2 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 2. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 17 | TIMER1 | R/W | 0 | Timer 1 Clock Gating Control | This bit controls the clock gating for General-Purpose Timer module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked reads or writes to the unit will generate a bus fault. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | TIMER0 | R/W | 0 | Timer 0 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 15:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SSI0 | R/W | 0 | SSI0 Clock Gating Control | | | | | | This bit controls the clock gating for SSI module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3:1 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | UART0 | R/W | 0 | UART0 Clock Gating Control | | | | | | This bit controls the clock gating for UART module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | ## Register 22: Sleep Mode Clock Gating Control Register 1 (SCGC1), offset 0x114 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC1** is the clock configuration register for running operation, **SCGC1** for Sleep operation, and **DCGC1** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Sleep Mode Clock Gating Control Register 1 (SCGC1) Base 0x400F.E000 Offset 0x114 Type R/W, reset 0x00000000 | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|---------|---------|---------|----------|---------|----------|---------|---------|---------|---------|----------|----------|---------|----------|---------|----------| | | | | | reserved | | | | COMP0 | | | reserved | | | TIMER2 | TIMER1 | TIMER0 | | Type | RO R/W | RO | RO | RO | RO | RO | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | • | l | • | | reserved | | ' ' | | | • | SSI0 | | reserved | | UART0 | | Type<br>Reset | RO<br>0 R/W<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | R/W<br>0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:25 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 24 | COMP0 | R/W | 0 | Analog Comparator 0 Clock Gating | | | | | | This bit controls the clock gating for analog comparator 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 23:19 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 18 | TIMER2 | R/W | 0 | Timer 2 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 2. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 17 | TIMER1 | R/W | 0 | Timer 1 Clock Gating Control | unit will generate a bus fault. This bit controls the clock gating for General-Purpose Timer module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | TIMER0 | R/W | 0 | Timer 0 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 15:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SSI0 | R/W | 0 | SSI0 Clock Gating Control | | | | | | This bit controls the clock gating for SSI module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3:1 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | UART0 | R/W | 0 | UART0 Clock Gating Control | | | | | | This bit controls the clock gating for UART module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | # Register 23: Deep Sleep Mode Clock Gating Control Register 1 (DCGC1), offset 0x124 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC1** is the clock configuration register for running operation, **SCGC1** for Sleep operation, and **DCGC1** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Deep Sleep Mode Clock Gating Control Register 1 (DCGC1) Base 0x400F.E000 Offset 0x124 Type R/W, reset 0x00000000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|----|----|----------|----|----------|----|-------|----|----|----------|------|----|----------|--------|--------| | | | | | reserved | | | | COMP0 | | | reserved | | | TIMER2 | TIMER1 | TIMER0 | | Type | RO R/W | RO | RO | RO | RO | RO | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | reserved | | | | | | SSI0 | | reserved | | UART0 | | Type | RO R/W | RO | RO | RO | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:25 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 24 | COMP0 | R/W | 0 | Analog Comparator 0 Clock Gating | | | | | | This bit controls the clock gating for analog comparator 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 23:19 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 18 | TIMER2 | R/W | 0 | Timer 2 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 2. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 17 | TIMER1 | R/W | 0 | Timer 1 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 1. | unit will generate a bus fault. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | TIMER0 | R/W | 0 | Timer 0 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 15:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SSI0 | R/W | 0 | SSI0 Clock Gating Control | | | | | | This bit controls the clock gating for SSI module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3:1 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | UART0 | R/W | 0 | UART0 Clock Gating Control | | | | | | This bit controls the clock gating for UART module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | ### Register 24: Run Mode Clock Gating Control Register 2 (RCGC2), offset 0x108 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC2** is the clock configuration register for running operation, **SCGC2** for Sleep operation, and **DCGC2** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Run Mode Clock Gating Control Register 2 (RCGC2) Base 0x400F.E000 Offset 0x108 Type R/W, reset 0x00000000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 30 | EPHY0 | R/W | 0 | PHY0 Clock Gating Control | | | | | | This bit controls the clock gating for Ethernet PHY unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 29 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28 | EMAC0 | R/W | 0 | MAC0 Clock Gating Control | | | | | | This bit controls the clock gating for Ethernet MAC unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 27:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | GPIOG | R/W | 0 | Port G Clock Gating Control | | | | | | This bit controls the clock gating for Port G. If set, the unit receives a | clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | GPIOF | R/W | 0 | Port F Clock Gating Control | | | | | | This bit controls the clock gating for Port F. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 4 | GPIOE | R/W | 0 | Port E Clock Gating Control | | | | | | This bit controls the clock gating for Port E. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3 | GPIOD | R/W | 0 | Port D Clock Gating Control | | | | | | This bit controls the clock gating for Port D. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 2 | GPIOC | R/W | 0 | Port C Clock Gating Control | | | | | | This bit controls the clock gating for Port C. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 1 | GPIOB | R/W | 0 | Port B Clock Gating Control | | | | | | This bit controls the clock gating for Port B. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | GPIOA | R/W | 0 | Port A Clock Gating Control | | | | | | This bit controls the clock gating for Port A. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | # Register 25: Sleep Mode Clock Gating Control Register 2 (SCGC2), offset 0x118 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC2** is the clock configuration register for running operation, **SCGC2** for Sleep operation, and **DCGC2** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. 23 RO reserved RO RO 20 RO Software should not rely on the value of a reserved bit. To provide preserved across a read-modify-write operation. preserved across a read-modify-write operation. MAC0 Clock Gating Control compatibility with future products, the value of a reserved bit should be This bit controls the clock gating for Ethernet MAC unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be 19 RO RO RO 16 RO Sleep Mode Clock Gating Control Register 2 (SCGC2) 28 EMAC0 R/W reserved RO reserved EMAC<sub>0</sub> reserved 27 RO RO R/W RO 26 RO 25 RO 0 0 0 24 RO Base 0x400F.E000 Offset 0x118 31 reserved RO 29 28 27:7 Type Type R/W, reset 0x00000000 30 EPHY0 R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | |---------------|-----------|-------------|-----------|---------|----------|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------|----------|----------|-----------|-----------|----------|----------|--|--| | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | reserved | | ' | | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | | | Type<br>Reset | RO<br>0 R/W<br>0 | | | Е | Bit/Field | | Name Type | | | | | Des | Description | | | | | | | | | | | | 31 | 31 reserved | | /ed | RO | | 0 | Software should not rely on the value of a reserved bit. To prov compatibility with future products, the value of a reserved bit sh preserved across a read-modify-write operation. | | | | | | | | | | | | | 30 | | EPH' | Y0 | RΛ | V | 0 | PHY | '0 Clock | Gating ( | Control | | | | | | | | | | | | | | | | | rece<br>disa | ives a cl | rols the c<br>lock and<br>ne unit is | function | s. Other | wise, the | unit is u | ınclocke | | | | a bus fault. | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | GPIOG | R/W | 0 | Port G Clock Gating Control | | | | | | This bit controls the clock gating for Port G. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 5 | GPIOF | R/W | 0 | Port F Clock Gating Control | | | | | | This bit controls the clock gating for Port F. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 4 | GPIOE | R/W | 0 | Port E Clock Gating Control | | | | | | This bit controls the clock gating for Port E. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3 | GPIOD | R/W | 0 | Port D Clock Gating Control | | | | | | This bit controls the clock gating for Port D. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 2 | GPIOC | R/W | 0 | Port C Clock Gating Control | | | | | | This bit controls the clock gating for Port C. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 1 | GPIOB | R/W | 0 | Port B Clock Gating Control | | | | | | This bit controls the clock gating for Port B. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | GPIOA | R/W | 0 | Port A Clock Gating Control | | | | | | This bit controls the clock gating for Port A. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | # Register 26: Deep Sleep Mode Clock Gating Control Register 2 (DCGC2), offset 0x128 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. RCGC2 is the clock configuration register for running operation, SCGC2 for Sleep operation, and DCGC2 for Deep-Sleep operation. Setting the ACG bit in the Run-Mode Clock Configuration (RCC) register specifies that the system uses sleep modes. Deep Sleep Mode Clock Gating Control Register 2 (DCGC2) Base 0x400F.E000 Offset 0x128 Type R/W, reset 0x00000000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----------|-------|----------|-------|----------|----|----|----|----|-------|-------|-------|-------|-------|-------|-------| | | reserved | EPHY0 | reserved | EMAC0 | | | | | | rese | rved | | | | | | | Type | RO | R/W | RO | R/W | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | 1 | | reserved | ا | | | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | Type | RO R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 30 | EPHY0 | R/W | 0 | PHY0 Clock Gating Control | | | | | | This bit controls the clock gating for Ethernet PHY unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 29 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28 | EMAC0 | R/W | 0 | MAC0 Clock Gating Control | | | | | | This bit controls the clock gating for Ethernet MAC unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 27:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | GPIOG | R/W | 0 | Port G Clock Gating Control | | | | | | This bit controls the clock gating for Port G. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 5 | GPIOF | R/W | 0 | Port F Clock Gating Control | | | | | | This bit controls the clock gating for Port F. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 4 | GPIOE | R/W | 0 | Port E Clock Gating Control | | | | | | This bit controls the clock gating for Port E. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3 | GPIOD | R/W | 0 | Port D Clock Gating Control | | | | | | This bit controls the clock gating for Port D. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 2 | GPIOC | R/W | 0 | Port C Clock Gating Control | | | | | | This bit controls the clock gating for Port C. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 1 | GPIOB | R/W | 0 | Port B Clock Gating Control | | | | | | This bit controls the clock gating for Port B. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | GPIOA | R/W | 0 | Port A Clock Gating Control | | | | | | This bit controls the clock gating for Port A. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | ### Register 27: Software Reset Control 0 (SRCR0), offset 0x040 Writes to this register are masked by the bits in the **Device Capabilities 1 (DC1)** register. #### Software Reset Control 0 (SRCR0) Base 0x400F.E000 Offset 0x040 Type R/W, reset 0x00000000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | WDT | R/W | 0 | WDT Reset Control Reset control for Watchdog unit. | | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 28: Software Reset Control 1 (SRCR1), offset 0x044 Writes to this register are masked by the bits in the **Device Capabilities 2 (DC2)** register. #### Software Reset Control 1 (SRCR1) Base 0x400F.E000 Offset 0x044 Type R/W, reset 0x00000000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:25 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 24 | COMP0 | R/W | 0 | Analog Comp 0 Reset Control | | | | | | Reset control for analog comparator 0. | | 23:19 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 18 | TIMER2 | R/W | 0 | Timer 2 Reset Control | | | | | | Reset control for General-Purpose Timer module 2. | | 17 | TIMER1 | R/W | 0 | Timer 1 Reset Control | | | | | | Reset control for General-Purpose Timer module 1. | | 16 | TIMER0 | R/W | 0 | Timer 0 Reset Control | | | | | | Reset control for General-Purpose Timer module 0. | | 15:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SSI0 | R/W | 0 | SSI0 Reset Control | | | | | | Reset control for SSI unit 0. | | 3:1 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | UART0 | R/W | 0 | UART0 Reset Control | | | | | | Reset control for UART unit 0. | ## Register 29: Software Reset Control 2 (SRCR2), offset 0x048 Writes to this register are masked by the bits in the **Device Capabilities 4 (DC4)** register. #### Software Reset Control 2 (SRCR2) Base 0x400F.E000 Offset 0x048 Type R/W, reset 0x00000000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----------|-------|----------|-------|----------|----|----|----|----|-------|-------|-------|-------|-------|-------|-------| | | reserved | EPHY0 | reserved | EMAC0 | | | ' | | | rese | rved | | | | | | | Type | RO | R/W | RO | R/W | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | reserved | | ' | | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | Туре | RO R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 30 | EPHY0 | R/W | 0 | PHY0 Reset Control | | | | | | Reset control for Ethernet PHY unit 0. | | 29 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28 | EMAC0 | R/W | 0 | MAC0 Reset Control | | | | | | Reset control for Ethernet MAC unit 0. | | 27:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | GPIOG | R/W | 0 | Port G Reset Control | | | | | | Reset control for GPIO Port G. | | 5 | GPIOF | R/W | 0 | Port F Reset Control | | | | | | Reset control for GPIO Port F. | | 4 | GPIOE | R/W | 0 | Port E Reset Control | | | | | | Reset control for GPIO Port E. | | 3 | GPIOD | R/W | 0 | Port D Reset Control | | | | | | Reset control for GPIO Port D. | | 2 | GPIOC | R/W | 0 | Port C Reset Control | | | | | | Reset control for GPIO Port C. | | 1 | GPIOB | R/W | 0 | Port B Reset Control | | | | | | Reset control for GPIO Port B. | | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|--------------------------------| | 0 | GPIOA | R/W | 0 | Port A Reset Control | | | | | | Reset control for GPIO Port A. | ## 7 Internal Memory The LM3S6100 microcontroller comes with 16 KB of bit-banded SRAM and 64 KB of flash memory. The flash controller provides a user-friendly interface, making flash programming a simple task. Flash protection can be applied to the flash memory on a 2-KB block basis. ## 7.1 Block Diagram Figure 7-1 on page 111 illustrates the Flash functions. The dashed boxes in the figure indicate registers residing in the System Control module rather than the Flash Control module. Figure 7-1. Flash Block Diagram ## 7.2 Functional Description This section describes the functionality of the SRAM and Flash memories. ## 7.2.1 SRAM Memory The internal SRAM of the Stellaris<sup>®</sup> devices is located at address 0x2000.0000 of the device memory map. To reduce the number of time consuming read-modify-write (RMW) operations, ARM has introduced *bit-banding* technology in the Cortex-M3 processor. With a bit-band-enabled processor, certain regions in the memory map (SRAM and peripheral space) can use address aliases to access individual bits in a single, atomic operation. The bit-band alias is calculated by using the formula: ``` bit-band alias = bit-band base + (byte offset * 32) + (bit number * 4) ``` For example, if bit 3 at address 0x2000.1000 is to be modified, the bit-band alias is calculated as: ``` 0x2200.0000 + (0x1000 * 32) + (3 * 4) = 0x2202.000C ``` With the alias address calculated, an instruction performing a read/write to address 0x2202.000C allows direct access to only bit 3 of the byte at address 0x2000.1000. For details about bit-banding, please refer to Chapter 4, "Memory Map" in the ARM® Cortex™-M3 Technical Reference Manual. ## 7.2.2 Flash Memory The flash is organized as a set of 1-KB blocks that can be individually erased. Erasing a block causes the entire contents of the block to be reset to all 1s. An individual 32-bit word can be programmed to change bits that are currently 1 to a 0. These blocks are paired into a set of 2-KB blocks that can be individually protected. The protection allows blocks to be marked as read-only or execute-only, providing different levels of code protection. Read-only blocks cannot be erased or programmed, protecting the contents of those blocks from being modified. Execute-only blocks cannot be erased or programmed, and can only be read by the controller instruction fetch mechanism, protecting the contents of those blocks from being read by either the controller or by a debugger. See also "Serial Flash Loader" on page 411 for a preprogrammed flash-resident utility used to download code to the flash memory of a device without the use of a debug interface. ### 7.2.2.1 Flash Memory Timing The timing for the flash is automatically handled by the flash controller. However, in order to do so, it must know the clock rate of the system in order to time its internal signals properly. The number of clock cycles per microsecond must be provided to the flash controller for it to accomplish this timing. It is software's responsibility to keep the flash controller updated with this information via the **USec Reload (USECRL)** register. On reset, the **USECRL** register is loaded with a value that configures the flash timing so that it works with the maximum clock rate of the part. If software changes the system operating frequency, the new operating frequency minus 1 (in MHz) must be loaded into **USECRL** before any flash modifications are attempted. For example, if the device is operating at a speed of 20 MHz, a value of 0x13 (20-1) must be written to the **USECRL** register. ## 7.2.2.2 Flash Memory Protection The user is provided two forms of flash protection per 2-KB flash blocks in one pair of 32-bit wide registers. The protection policy for each form is controlled by individual bits (per policy per block) in the **FMPPEn** and **FMPREn** registers. - Flash Memory Protection Program Enable (FMPPEn): If set, the block may be programmed (written) or erased. If cleared, the block may not be changed. - Flash Memory Protection Read Enable (FMPREn): If set, the block may be executed or read by software or debuggers. If cleared, the block may only be executed and contents of the memory block are prohibited from being accessed as data. The policies may be combined as shown in Table 7-1 on page 112. **Table 7-1. Flash Protection Policy Combinations** | FMPPE | FMPREn | Protection | |-------|--------|------------------------------------------------------------------------------------------------------------------------------| | 0 | | Execute-only protection. The block may only be executed and may not be written or erased. This mode is used to protect code. | | <b>FMPPE</b> n | FMPREn | Protection | |----------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 0 | The block may be written, erased or executed, but not read. This combination is unlikely to be used. | | 0 | | Read-only protection. The block may be read or executed but may not be written or erased. This mode is used to lock the block from further modification while allowing any read or execute access. | | 1 | 1 | No protection. The block may be written, erased, executed or read. | An access that attempts to program or erase a PE-protected block is prohibited. A controller interrupt may be optionally generated (by setting the AMASK bit in the **FIM** register) to alert software developers of poorly behaving software during the development and debug phases. An access that attempts to read an RE-protected block is prohibited. Such accesses return data filled with all 0s. A controller interrupt may be optionally generated to alert software developers of poorly behaving software during the development and debug phases. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This implements a policy of open access and programmability. The register bits may be changed by writing the specific register bit. The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. Details on programming these bits are discussed in "Nonvolatile Register Programming" on page 114. ## 7.3 Flash Memory Initialization and Configuration ## 7.3.1 Flash Programming The Stellaris<sup>®</sup> devices provide a user-friendly interface for flash programming. All erase/program operations are handled via three registers: **FMA**, **FMD**, and **FMC**. ## 7.3.1.1 To program a 32-bit word - 1. Write source data to the **FMD** register. - 2. Write the target address to the **FMA** register. - 3. Write the flash write key and the WRITE bit (a value of 0xA442.0001) to the **FMC** register. - 4. Poll the **FMC** register until the WRITE bit is cleared. ### 7.3.1.2 To perform an erase of a 1-KB page - 1. Write the page address to the **FMA** register. - 2. Write the flash write key and the ERASE bit (a value of 0xA442.0002) to the **FMC** register. - 3. Poll the FMC register until the ERASE bit is cleared. #### 7.3.1.3 To perform a mass erase of the flash - 1. Write the flash write key and the MERASE bit (a value of 0xA442.0004) to the **FMC** register. - 2. Poll the **FMC** register until the MERASE bit is cleared. ## 7.3.2 Nonvolatile Register Programming This section discusses how to update registers that are resident within the flash memory itself. These registers exist in a separate space from the main flash array and are not affected by an ERASE or MASS ERASE operation. These nonvolatile registers are updated by using the COMT bit in the **FMC** register to activate a write operation. For the **USER\_DBG** register, the data to be written must be loaded into the **FMD** register before it is "committed". All other registers are R/W and can have their operation tried before committing them to nonvolatile memory. Important: These registers can only have bits changed from 1 to 0 by user programming, but can be restored to their factory default values by performing the sequence described in the section called "Recovering a "Locked" Device" on page 48. The mass erase of the main flash array caused by the sequence is performed prior to restoring these registers. In addition, the **USER\_REG0**, **USER\_REG1**, and **USER\_DBG** use bit 31 (NW) of their respective registers to indicate that they are available for user write. These three registers can only be written once whereas the flash protection registers may be written multiple times. Table 7-2 on page 114 provides the FMA address required for commitment of each of the registers and the source of the data to be written when the COMT bit of the **FMC** register is written with a value of 0xA442.0008. After writing the COMT bit, the user may poll the **FMC** register to wait for the commit operation to complete. Table 7-2. Flash Resident Registers<sup>a</sup> | Register to be Committed | FMA Value | Data Source | |--------------------------|-------------|-------------| | FMPRE0 | 0x0000.0000 | FMPRE0 | | FMPRE1 | 0x0000.0002 | FMPRE1 | | FMPRE2 | 0x0000.0004 | FMPRE2 | | FMPRE3 | 0x0000.0008 | FMPRE3 | | FMPPE0 | 0x0000.0001 | FMPPE0 | | FMPPE1 | 0x0000.0003 | FMPPE1 | | FMPPE2 | 0x0000.0005 | FMPPE2 | | FMPPE3 | 0x0000.0007 | FMPPE3 | | USER_REG0 | 0x8000.0000 | USER_REG0 | | USER_REG1 | 0x8000.0001 | USER_REG1 | | USER_DBG | 0x7510.0000 | FMD | a. Which FMPREn and FMPPEn registers are available depend on the flash size of your particular Stellaris® device. ## 7.4 Register Map Table 7-3 on page 115 lists the Flash memory and control registers. The offset listed is a hexadecimal increment to the register's address. The **FMA**, **FMD**, **FMC**, **FCRIS**, **FCIM**, and **FCMISC** registers are relative to the Flash control base address of 0x400F.D000. The **FMPREn**, **FMPPEn**, **USECRL**, **USER\_DBG**, and **USER\_REGn** registers are relative to the System Control base address of 0x400F.E000. Table 7-3. Flash Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |----------|---------------------------|---------|-------------|----------------------------------------------------|-------------| | Flash Re | gisters (Flash Control Of | fset) | | | | | 0x000 | FMA | R/W | 0x0000.0000 | Flash Memory Address | 116 | | 0x004 | FMD | R/W | 0x0000.0000 | Flash Memory Data | 117 | | 0x008 | FMC | R/W | 0x0000.0000 | Flash Memory Control | 118 | | 0x00C | FCRIS | RO | 0x0000.0000 | Flash Controller Raw Interrupt Status | 120 | | 0x010 | FCIM | R/W | 0x0000.0000 | Flash Controller Interrupt Mask | 121 | | 0x014 | FCMISC | R/W1C | 0x0000.0000 | Flash Controller Masked Interrupt Status and Clear | 122 | | Flash Re | gisters (System Control | Offset) | | | | | 0x130 | FMPRE0 | R/W | 0xFFFF.FFFF | Flash Memory Protection Read Enable 0 | 124 | | 0x200 | FMPRE0 | R/W | 0xFFFF.FFFF | Flash Memory Protection Read Enable 0 | 124 | | 0x134 | FMPPE0 | R/W | 0xFFFF.FFFF | Flash Memory Protection Program Enable 0 | 125 | | 0x400 | FMPPE0 | R/W | 0xFFFF.FFFF | Flash Memory Protection Program Enable 0 | 125 | | 0x140 | USECRL | R/W | 0x18 | USec Reload | 123 | | 0x1D0 | USER_DBG | R/W | 0xFFFF.FFFE | User Debug | 126 | | 0x1E0 | USER_REG0 | R/W | 0xFFFF.FFFF | User Register 0 | 127 | | 0x1E4 | USER_REG1 | R/W | 0xFFFF.FFFF | User Register 1 | 128 | | 0x204 | FMPRE1 | R/W | 0x0000.0000 | Flash Memory Protection Read Enable 1 | 129 | | 0x208 | FMPRE2 | R/W | 0x0000.0000 | Flash Memory Protection Read Enable 2 | 130 | | 0x20C | FMPRE3 | R/W | 0x0000.0000 | Flash Memory Protection Read Enable 3 | 131 | | 0x404 | FMPPE1 | R/W | 0x0000.0000 | Flash Memory Protection Program Enable 1 | 132 | | 0x408 | FMPPE2 | R/W | 0x0000.0000 | Flash Memory Protection Program Enable 2 | 133 | | 0x40C | FMPPE3 | R/W | 0x0000.0000 | Flash Memory Protection Program Enable 3 | 134 | ## 7.5 Flash Register Descriptions (Flash Control Offset) This section lists and describes the Flash Memory registers, in numerical order by address offset. Registers in this section are relative to the Flash control base address of 0x400F.D000. ## Register 1: Flash Memory Address (FMA), offset 0x000 During a write operation, this register contains a 4-byte-aligned address and specifies where the data is written. During erase operations, this register contains a 1 KB-aligned address and specifies which page is erased. Note that the alignment requirements must be met by software or the results of the operation are unpredictable. #### Flash Memory Address (FMA) Base 0x400F.D000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | OFFSET | R/W | 0x0 | Address Offset | Address offset in flash where operation is performed, except for nonvolatile registers (see "Nonvolatile Register Programming" on page 114 for details on values for this field). ## Register 2: Flash Memory Data (FMD), offset 0x004 This register contains the data to be written during the programming cycle or read during the read cycle. Note that the contents of this register are undefined for a read access of an execute-only block. This register is not used during the erase cycles. Flash Memory Data (FMD) Base 0x400F.D000 Offset 0x004 Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 DATA R/W 0x0 Data Value Data value for write operation. ## Register 3: Flash Memory Control (FMC), offset 0x008 When this register is written, the flash controller initiates the appropriate access cycle for the location specified by the **Flash Memory Address (FMA)** register (see page 116). If the access is a write access, the data contained in the **Flash Memory Data (FMD)** register (see page 117) is written. This is the final register written and initiates the memory operation. There are four control bits in the lower byte of this register that, when set, initiate the memory operation. The most used of these register bits are the ERASE and WRITE bits. It is a programming error to write multiple control bits and the results of such an operation are unpredictable. #### Flash Memory Control (FMC) Base 0x400F.D000 Offset 0x008 Bit/Field 3 Name Type R/W, reset 0x0000.0000 | 31:16 | WRKEY | WO | 0x0 | Flash Write Key | |-------|----------|----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | This field contains a write key, which is used to minimize the incidence of accidental flash writes. The value 0xA442 must be written into this field for a write to occur. Writes to the <b>FMC</b> register without this wrkey value are ignored. A read of this field returns the value 0. | | 15:4 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be | Description preserved across a read-modify-write operation. COMT R/W 0 Commit Register Value Commit (write) of register value to nonvolatile storage. A write of 0 has no effect on the state of this bit. If read, the state of the previous commit access is provided. If the previous commit access is complete, a 0 is returned; otherwise, if the commit access is not complete, a 1 is returned. This can take up to 50 $\mu$ s. 2 MERASE R/W 0 Mass Erase Flash Memory Type Reset If this bit is set, the flash main memory of the device is all erased. A write of 0 has no effect on the state of this bit. If read, the state of the previous mass erase access is provided. If the previous mass erase access is complete, a 0 is returned; otherwise, if the previous mass erase access is not complete, a 1 is returned. This can take up to 250 ms. | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ERASE | R/W | 0 | Erase a Page of Flash Memory | | | | | | If this bit is set, the page of flash main memory as specified by the contents of <b>FMA</b> is erased. A write of 0 has no effect on the state of this bit. | | | | | | If read, the state of the previous erase access is provided. If the previous erase access is complete, a 0 is returned; otherwise, if the previous erase access is not complete, a 1 is returned. | | | | | | This can take up to 25 ms. | | 0 | WRITE | R/W | 0 | Write a Word into Flash Memory | | | | | | If this bit is set, the data stored in <b>FMD</b> is written into the location as specified by the contents of <b>FMA</b> . A write of 0 has no effect on the state of this bit. | | | | | | If read, the state of the previous write update is provided. If the previous write access is complete, a 0 is returned; otherwise, if the write access is not complete, a 1 is returned. | | | | | | This can take up to 50 μs. | ## Register 4: Flash Controller Raw Interrupt Status (FCRIS), offset 0x00C This register indicates that the flash controller has an interrupt condition. An interrupt is only signaled if the corresponding **FCIM** register bit is set. Flash Controller Raw Interrupt Status (FCRIS) Base 0x400F.D000 Offset 0x00C Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | PRIS | RO | 0 | Programming Raw Interrupt Status | | | | | | This bit indicates the current state of the programming cycle. If set, the programming cycle completed; if cleared, the programming cycle has not completed. Programming cycles are either write or erase actions generated through the <b>Flash Memory Control (FMC)</b> register bits (see page 118). | | 0 | ARIS | RO | 0 | Access Raw Interrupt Status | This bit indicates if the flash was improperly accessed. If set, the program tried to access the flash counter to the policy as set in the Flash Memory Protection Read Enable (FMPREn) and Flash Memory Protection Program Enable (FMPPEn) registers. Otherwise, no access has tried to improperly access the flash. ## Register 5: Flash Controller Interrupt Mask (FCIM), offset 0x010 This register controls whether the flash controller generates interrupts to the controller. Flash Controller Interrupt Mask (FCIM) Base 0x400F.D000 Offset 0x010 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | PMASK | R/W | 0 | Programming Interrupt Mask | | | | | | This bit controls the reporting of the programming raw interrupt status to the controller. If set, a programming-generated interrupt is promoted to the controller. Otherwise, interrupts are recorded but suppressed from the controller. | | 0 | AMASK | R/W | 0 | Access Interrupt Mask | This bit controls the reporting of the access raw interrupt status to the controller. If set, an access-generated interrupt is promoted to the controller. Otherwise, interrupts are recorded but suppressed from the controller. ## Register 6: Flash Controller Masked Interrupt Status and Clear (FCMISC), offset 0x014 This register provides two functions. First, it reports the cause of an interrupt by indicating which interrupt source or sources are signalling the interrupt. Second, it serves as the method to clear the interrupt reporting. Flash Controller Masked Interrupt Status and Clear (FCMISC) Base 0x400F.D000 Offset 0x014 Type R/W1C, reset 0x0000.0000 | 31:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | |------|----------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PMISC | R/W1C | 0 | Programming Masked Interrupt Status and Clear This bit indicates whether an interrupt was signaled because a programming cycle completed and was not masked. This bit is cleared by writing a 1. The PRIS bit in the FCRIS register (see page 120) is also cleared when the PMISC bit is cleared. | | 0 | AMISC | R/W1C | 0 | Access Masked Interrupt Status and Clear | This bit indicates whether an interrupt was signaled because an improper access was attempted and was not masked. This bit is cleared by writing a 1. The ARIS bit in the FCRIS register is also cleared when the AMISC bit is cleared. #### 7.6 Flash Register Descriptions (System Control Offset) The remainder of this section lists and describes the Flash Memory registers, in numerical order by address offset. Registers in this section are relative to the System Control base address of 0x400F.E000. ## Register 7: USec Reload (USECRL), offset 0x140 Note: Offset is relative to System Control base address of 0x400F.E000 This register is provided as a means of creating a 1-µs tick divider reload value for the flash controller. The internal flash has specific minimum and maximum requirements on the length of time the high voltage write pulse can be applied. It is required that this register contain the operating frequency (in MHz -1) whenever the flash is being erased or programmed. The user is required to change this value if the clocking conditions are changed for a flash erase/program operation. #### USec Reload (USECRL) Base 0x400F.E000 Offset 0x140 Type R/W, reset 0x18 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | USEC | R/W | 0x18 | Microsecond Reload Value | MHz -1 of the controller clock when the flash is being erased or programmed. If the maximum system frequency is being used, ${\tt USEC}$ should be set to 0x18 (24 MHz) whenever the flash is being erased or programmed. # Register 8: Flash Memory Protection Read Enable 0 (FMPRE0), offset 0x130 and 0x200 Note: This register is aliased for backwards compatability. Note: Offset is relative to System Control base address of 0x400FE000. This register stores the read-only protection bits for each 2-KB flash block (**FMPPEn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. #### Flash Memory Protection Read Enable 0 (FMPRE0) Base 0x400F.E000 Offset 0x130 and 0x200 Type R/W, reset 0xFFFF.FFFF Bit/Field Name Type Reset Description 31:0 READ\_ENABLE R/W 0xFFFFFFF Flash Read Enable Enables 2-KB flash blocks to be executed or read. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0xFFFFFFF Enables 64 KB of flash. # Register 9: Flash Memory Protection Program Enable 0 (FMPPE0), offset 0x134 and 0x400 Note: This register is aliased for backwards compatability. Note: Offset is relative to System Control base address of 0x400FE000. This register stores the execute-only protection bits for each 2-KB flash block (**FMPREn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Program Enable 0 (FMPPE0) Base 0x400F.E000 Offset 0x134 and 0x400 Type R/W, reset 0xFFFF.FFFF Bit/Field Name Type Reset Description 31:0 PROG\_ENABLE R/W 0xFFFFFFF Flash Programming Enable Configures 2-KB flash blocks to be execute only. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0xFFFFFFF Enables 64 KB of flash. ## Register 10: User Debug (USER\_DBG), offset 0x1D0 **Note:** Offset is relative to System Control base address of 0x400FE000. This register provides a write-once mechanism to disable external debugger access to the device in addition to 27 additional bits of user-defined data. The DBG0 bit (bit 0) is set to 0 from the factory and the DBG1 bit (bit 1) is set to 1, which enables external debuggers. Changing the DBG1 bit to 0 disables any external debugger access to the device permanently, starting with the next power-up cycle of the device. The NOTWRITTEN bit (bit 31) indicates that the register is available to be written and is controlled through hardware to ensure that the register is only written once. ## User Debug (USER\_DBG) Base 0x400F.E000 Offset 0x1D0 Type R/W, reset 0xFFFF.FFFE | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|-----|-----|-----|-----|-----|-----|-----|-----|-------|-----|-----|-----|--------|-----|------|------| | | NW | | 1 | | l | | | ı | DATA | | | 1 | )<br>I | ı | ı | | | Type | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 1 | 1 | | ı | ı | DA | TA | )<br> | | ı | ı | ı<br>L | 1 | DBG1 | DBG0 | | Туре | R/W | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-----------|-------------------------------------------------------------------------------------------------| | 31 | NW | R/W | 1 | User Debug Not Written Specifies that this 32-bit dword has not been written. | | 30:2 | DATA | R/W | 0x1FFFFFF | User Data | | | | | | Contains the user data value. This field is initialized to all 1s and can only be written once. | | 1 | DBG1 | R/W | 1 | Debug Control 1 | | | | | | The $\mathtt{DBG1}$ bit must be 1 and $\mathtt{DBG0}$ must be 0 for debug to be available. | | 0 | DBG0 | R/W | 0 | Debug Control 0 | The DBG1 bit must be 1 and DBG0 must be 0 for debug to be available. ## Register 11: User Register 0 (USER\_REG0), offset 0x1E0 Note: Offset is relative to System Control base address of 0x400FE000. This register provides 31 bits of user-defined data that is non-volatile and can only be written once. Bit 31 indicates that the register is available to be written and is controlled through hardware to ensure that the register is only written once. The write-once characteristics of this register are useful for keeping static information like communication addresses that need to be unique per part and would otherwise require an external EEPROM or other non-volatile device. User Register 0 (USER\_REG0) Base 0x400F.E000 Offset 0x1E0 Type R/W, reset 0xFFFF.FFF | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-----------|--------------------------------------------------------| | 31 | NW | R/W | 1 | Not Written | | | | | | Specifies that this 32-bit dword has not been written. | | 30:0 | DATA | R/W | 0x7FFFFFF | User Data | Contains the user data value. This field is initialized to all 1s and can only be written once. ## Register 12: User Register 1 (USER\_REG1), offset 0x1E4 Note: Offset is relative to System Control base address of 0x400FE000. This register provides 31 bits of user-defined data that is non-volatile and can only be written once. Bit 31 indicates that the register is available to be written and is controlled through hardware to ensure that the register is only written once. The write-once characteristics of this register are useful for keeping static information like communication addresses that need to be unique per part and would otherwise require an external EEPROM or other non-volatile device. User Register 1 (USER\_REG1) Base 0x400F.E000 Offset 0x1E4 Type R/W, reset 0xFFFF.FFF | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-----------|--------------------------------------------------------| | 31 | NW | R/W | 1 | Not Written | | | | | | Specifies that this 32-bit dword has not been written. | | 30:0 | DATA | R/W | 0x7FFFFFF | User Data | Contains the user data value. This field is initialized to all 1s and can only be written once. ## Register 13: Flash Memory Protection Read Enable 1 (FMPRE1), offset 0x204 Note: Offset is relative to System Control base address of 0x400FE000. This register stores the read-only protection bits for each 2-KB flash block (**FMPPEn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Read Enable 1 (FMPRE1) Base 0x400F.E000 Offset 0x204 Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 READ\_ENABLE R/W 0x00000000 Flash Read Enable Enables 2-KB flash blocks to be executed or read. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0x00000000 Enables 64 KB of flash. ## Register 14: Flash Memory Protection Read Enable 2 (FMPRE2), offset 0x208 Note: Offset is relative to System Control base address of 0x400FE000. This register stores the read-only protection bits for each 2-KB flash block (**FMPPEn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Read Enable 2 (FMPRE2) Base 0x400F.E000 Offset 0x208 Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 READ\_ENABLE R/W 0x00000000 Flash Read Enable Enables 2-KB flash blocks to be executed or read. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0x000000000 Enables 64 KB of flash. ## Register 15: Flash Memory Protection Read Enable 3 (FMPRE3), offset 0x20C Note: Offset is relative to System Control base address of 0x400FE000. This register stores the read-only protection bits for each 2-KB flash block (**FMPPEn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Read Enable 3 (FMPRE3) Base 0x400F.E000 Offset 0x20C Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 READ\_ENABLE R/W 0x00000000 Flash Read Enable Enables 2-KB flash blocks to be executed or read. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0x00000000 Enables 64 KB of flash. # Register 16: Flash Memory Protection Program Enable 1 (FMPPE1), offset 0x404 **Note:** Offset is relative to System Control base address of 0x400FE000. This register stores the execute-only protection bits for each 2-KB flash block (**FMPREn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Program Enable 1 (FMPPE1) Base 0x400F.E000 Offset 0x404 Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 PROG\_ENABLE R/W 0x00000000 Flash Programming Enable Configures 2-KB flash blocks to be execute only. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0x00000000 Enables 64 KB of flash. # Register 17: Flash Memory Protection Program Enable 2 (FMPPE2), offset 0x408 Note: Offset is relative to System Control base address of 0x400FE000. This register stores the execute-only protection bits for each 2-KB flash block (**FMPREn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Program Enable 2 (FMPPE2) Base 0x400F.E000 Offset 0x408 Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 PROG\_ENABLE R/W 0x00000000 Flash Programming Enable Configures 2-KB flash blocks to be execute only. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0x00000000 Enables 64 KB of flash. # Register 18: Flash Memory Protection Program Enable 3 (FMPPE3), offset 0x40C Note: Offset is relative to System Control base address of 0x400FE000. This register stores the execute-only protection bits for each 2-KB flash block (**FMPREn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Program Enable 3 (FMPPE3) Base 0x400F.E000 Offset 0x40C Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 PROG\_ENABLE R/W 0x00000000 Flash Programming Enable Configures 2-KB flash blocks to be execute only. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0x00000000 Enables 64 KB of flash. ## 8 General-Purpose Input/Outputs (GPIOs) The GPIO module is composed of seven physical GPIO blocks, each corresponding to an individual GPIO port (Port A, Port B, Port C, Port D, Port E, Port F, and Port G, ). The GPIO module supports 10-30 programmable input/output pins, depending on the peripherals being used. The GPIO module has the following features: - Programmable control for GPIO interrupts - Interrupt generation masking - Edge-triggered on rising, falling, or both - Level-sensitive on High or Low values - 5-V-tolerant input/outputs - Bit masking in both read and write operations through address lines - Pins configured as digital inputs are Schmitt-triggered. - Programmable control for GPIO pad configuration: - Weak pull-up or pull-down resistors - 2-mA, 4-mA, and 8-mA pad drive for digital communication; up to four pads can be configured with an 18-mA pad drive for high-current applications - Slew rate control for the 8-mA drive - Open drain enables - Digital input enables ## 8.1 Functional Description Important: All GPIO pins are tri-stated by default (GPIOAFSEL=0, GPIODEN=0, GPIOPDR=0, and GPIOPUR=0), with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). The JTAG/SWD pins default to their JTAG/SWD functionality (GPIOAFSEL=1, GPIODEN=1 and GPIOPUR=1). A Power-On-Reset (POR) or asserting RST puts both groups of pins back to their default state. Each GPIO port is a separate hardware instantiation of the same physical block (see Figure 8-1 on page 136). The LM3S6100 microcontroller contains seven ports and thus seven of these physical GPIO blocks. Figure 8-1. GPIO Port Block Diagram #### 8.1.1 Data Control The data control registers allow software to configure the operational modes of the GPIOs. The data direction register configures the GPIO as an input or an output while the data register either captures incoming data or drives it out to the pads. ## 8.1.1.1 Data Direction Operation The **GPIO Direction (GPIODIR)** register (see page 143) is used to configure each individual pin as an input or output. When the data direction bit is set to 0, the GPIO is configured as an input and the corresponding data register bit will capture and store the value on the GPIO port. When the data direction bit is set to 1, the GPIO is configured as an output and the corresponding data register bit will be driven out on the GPIO port. #### 8.1.1.2 Data Register Operation To aid in the efficiency of software, the GPIO ports allow for the modification of individual bits in the **GPIO Data (GPIODATA)** register (see page 142) by using bits [9:2] of the address bus as a mask. This allows software drivers to modify individual GPIO pins in a single instruction, without affecting the state of the other pins. This is in contrast to the "typical" method of doing a read-modify-write operation to set or clear an individual GPIO pin. To accommodate this feature, the **GPIODATA** register covers 256 locations in the memory map. During a write, if the address bit associated with that data bit is set to 1, the value of the **GPIODATA** register is altered. If it is cleared to 0, it is left unchanged. For example, writing a value of 0xEB to the address GPIODATA + 0x098 would yield as shown in Figure 8-2 on page 137, where u is data unchanged by the write. Figure 8-2. GPIODATA Write Example During a read, if the address bit associated with the data bit is set to 1, the value is read. If the address bit associated with the data bit is set to 0, it is read as a zero, regardless of its actual value. For example, reading address GPIODATA + 0x0C4 yields as shown in Figure 8-3 on page 137. Figure 8-3. GPIODATA Read Example #### 8.1.2 Interrupt Control The interrupt capabilities of each GPIO port are controlled by a set of seven registers. With these registers, it is possible to select the source of the interrupt, its polarity, and the edge properties. When one or more GPIO inputs cause an interrupt, a single interrupt output is sent to the interrupt controller for the entire GPIO port. For edge-triggered interrupts, software must clear the interrupt to enable any further interrupts. For a level-sensitive interrupt, it is assumed that the external source holds the level constant for the interrupt to be recognized by the controller. Three registers are required to define the edge or sense that causes interrupts: - GPIO Interrupt Sense (GPIOIS) register (see page 144) - GPIO Interrupt Both Edges (GPIOIBE) register (see page 145) - GPIO Interrupt Event (GPIOIEV) register (see page 146) Interrupts are enabled/disabled via the GPIO Interrupt Mask (GPIOIM) register (see page 147). When an interrupt condition occurs, the state of the interrupt signal can be viewed in two locations: the **GPIO Raw Interrupt Status (GPIORIS)** and **GPIO Masked Interrupt Status (GPIOMIS)** registers (see page 148 and page 149). As the name implies, the **GPIOMIS** register only shows interrupt conditions that are allowed to be passed to the controller. The **GPIORIS** register indicates that a GPIO pin meets the conditions for an interrupt, but has not necessarily been sent to the controller. Interrupts are cleared by writing a 1 to the appropriate bit of the **GPIO Interrupt Clear (GPIOICR)** register (see page 150). When programming the following interrupt control registers, the interrupts should be masked (**GPIOIM** set to 0). Writing any value to an interrupt control register (**GPIOIS**, **GPIOIBE**, or **GPIOIEV**) can generate a spurious interrupt if the corresponding bits are enabled. #### 8.1.3 Mode Control The GPIO pins can be controlled by either hardware or software. When hardware control is enabled via the **GPIO Alternate Function Select (GPIOAFSEL)** register (see page 151), the pin state is controlled by its alternate function (that is, the peripheral). Software control corresponds to GPIO mode, where the **GPIODATA** register is used to read/write the corresponding pins. ### 8.1.4 Commit Control The commit control registers provide a layer of protection against accidental programming of critical hardware peripherals. Writes to protected bits of the **GPIO Alternate Function Select (GPIOAFSEL)** register (see page 151) are not committed to storage unless the **GPIO Lock (GPIOLOCK)** register (see page 161) has been unlocked and the appropriate bits of the **GPIO Commit (GPIOCR)** register (see page 162) have been set to 1. #### 8.1.5 Pad Control The pad control registers allow for GPIO pad configuration by software based on the application requirements. The pad control registers include the GPIODR2R, GPIODR4R, GPIODR8R, GPIODDR, GPIOPUR, GPIOPDR, GPIOPDR, and GPIODEN registers. These registers control drive strength, open-drain configuration, pull-up and pull-down resistors, slew-rate control and digital input enable. For special high-current applications, the GPIO output buffers may be used with the following restrictions. With the GPIO pins configured as 8-mA output drivers, a total of four GPIO outputs may be used to sink current loads up to 18 mA each. At 18-mA sink current loading, the $V_{OL}$ value is specified as 1.2 V. The high-current GPIO package pins must be selected such that there are only a maximum of two per side of the physical package or BGA pin group with the total number of high-current GPIO outputs not exceeding four for the entire package. #### 8.1.6 Identification The identification registers configured at reset allow software to detect and identify the module as a GPIO block. The identification registers include the **GPIOPeriphID0-GPIOPeriphID7** registers as well as the **GPIOPCeIIID0-GPIOPCeIIID3** registers. ## 8.2 Initialization and Configuration To use the GPIO, the peripheral clock must be enabled by setting the appropriate GPIO Port bit field (GPIOn) in the **RCGC2** register. On reset, all GPIO pins (except for the five JTAG pins) are configured out of reset to be undriven (tristate): **GPIOAFSEL**=0, **GPIODEN**=0, **GPIOPDR**=0, and **GPIOPUR**=0. Table 8-1 on page 139 shows all possible configurations of the GPIO pads and the control register settings required to achieve them. Table 8-2 on page 139 shows how a rising edge interrupt would be configured for pin 2 of a GPIO port. **Table 8-1. GPIO Pad Configuration Examples** | Configuration | GPIO Register Bit Value <sup>a</sup> | | | | | | | | | | | | | |--------------------------------|--------------------------------------|-----|-----|-----|-----|-----|------|------|------|-----|--|--|--| | | AFSEL | DIR | ODR | DEN | PUR | PDR | DR2R | DR4R | DR8R | SLR | | | | | Digital Input (GPIO) | 0 | 0 | 0 | 1 | ? | ? | Х | Х | Х | Х | | | | | Digital Output (GPIO) | 0 | 1 | 0 | 1 | ? | ? | ? | ? | ? | ? | | | | | Open Drain Input<br>(GPIO) | 0 | 0 | 1 | 1 | Х | Х | Х | Х | Х | Х | | | | | Open Drain Output<br>(GPIO) | 0 | 1 | 1 | 1 | Х | Х | ? | ? | ? | ? | | | | | Digital Input (Timer CCP) | 1 | Х | 0 | 1 | ? | ? | Х | Х | Х | Х | | | | | Digital Output (Timer PWM) | 1 | Х | 0 | 1 | ? | ? | ? | ? | ? | ? | | | | | Digital Input/Output (SSI) | 1 | Х | 0 | 1 | ? | ? | ? | ? | ? | ? | | | | | Digital Input/Output (UART) | 1 | Х | 0 | 1 | ? | ? | ? | ? | ? | ? | | | | | Analog Input<br>(Comparator) | 0 | 0 | 0 | 0 | 0 | 0 | Х | Х | Х | Х | | | | | Digital Output<br>(Comparator) | 1 | Х | 0 | 1 | ? | ? | ? | ? | ? | ? | | | | a. X=Ignored (don't care bit) **Table 8-2. GPIO Interrupt Configuration Example** | • | | Pin 2 Bit Value <sup>a</sup> | | | | | | | | | | | |---------|--------------------------------------|------------------------------|---|---|---|---|---|---|---|--|--|--| | | Interrupt<br>Event<br>Trigger | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | GPIOIS | 0=edge | Х | Х | Х | Х | Х | 0 | Х | Х | | | | | | 1=level | | | | | | | | | | | | | GPIOIBE | 0=single<br>edge | Х | Х | Х | Х | Х | 0 | Х | Х | | | | | | 1=both<br>edges | | | | | | | | | | | | | GPIOIEV | 0=Low level,<br>or negative<br>edge | Х | X | X | Х | Х | 1 | X | X | | | | | | 1=High level,<br>or positive<br>edge | | | | | | | | | | | | | GPIOIM | 0=masked<br>1=not<br>masked | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | a. X=Ignored (don't care bit) ## 8.3 Register Map Table 8-3 on page 140 lists the GPIO registers. The offset listed is a hexadecimal increment to the register's address, relative to that GPIO port's base address: <sup>?=</sup>Can be either 0 or 1, depending on the configuration GPIO Port A: 0x4000.4000 GPIO Port B: 0x4000.5000 GPIO Port C: 0x4000.6000 GPIO Port D: 0x4000.7000 GPIO Port E: 0x4002.4000 GPIO Port F: 0x4002.5000 GPIO Port G: 0x4002.6000 Important: The GPIO registers in this chapter are duplicated in each GPIO block, however, depending on the block, all eight bits may not be connected to a GPIO pad. In those cases, writing to those unconnected bits has no effect and reading those unconnected bits returns no meaningful data. Note: The default reset value for the **GPIOAFSEL**, **GPIOPUR**, and **GPIODEN** registers are 0x0000.0000 for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). These five pins default to JTAG/SWD functionality. Because of this, the default reset value of these registers for GPIO Port B is 0x0000.0080 while the default reset value for Port C is 0x0000.000F. The default register type for the **GPIOCR** register is RO for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). These five pins are currently the only GPIOs that are protected by the **GPIOCR** register. Because of this, the register type for GPIO Port B7 and GPIO Port C[3:0] is R/W. The default reset value for the **GPIOCR** register is 0x0000.00FF for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). To ensure that the JTAG port is not accidentally programmed as a GPIO, these five pins default to non-committable. Because of this, the default reset value of **GPIOCR** for GPIO Port B is 0x0000.007F while the default reset value of GPIOCR for Port C is 0x0000.00F0. Table 8-3. GPIO Register Map | Offset | Name | Type | Reset | Description | See<br>page | |--------|----------|------|-------------|------------------------------|-------------| | 0x000 | GPIODATA | R/W | 0x0000.0000 | GPIO Data | 142 | | 0x400 | GPIODIR | R/W | 0x0000.0000 | GPIO Direction | 143 | | 0x404 | GPIOIS | R/W | 0x0000.0000 | GPIO Interrupt Sense | 144 | | 0x408 | GPIOIBE | R/W | 0x0000.0000 | GPIO Interrupt Both Edges | 145 | | 0x40C | GPIOIEV | R/W | 0x0000.0000 | GPIO Interrupt Event | 146 | | 0x410 | GPIOIM | R/W | 0x0000.0000 | GPIO Interrupt Mask | 147 | | 0x414 | GPIORIS | RO | 0x0000.0000 | GPIO Raw Interrupt Status | 148 | | 0x418 | GPIOMIS | RO | 0x0000.0000 | GPIO Masked Interrupt Status | 149 | | 0x41C | GPIOICR | W1C | 0x0000.0000 | GPIO Interrupt Clear | 150 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|---------------|------|-------------|----------------------------------|-------------| | 0x420 | GPIOAFSEL | R/W | - | GPIO Alternate Function Select | 151 | | 0x500 | GPIODR2R | R/W | 0x0000.00FF | GPIO 2-mA Drive Select | 153 | | 0x504 | GPIODR4R | R/W | 0x0000.0000 | GPIO 4-mA Drive Select | 154 | | 0x508 | GPIODR8R | R/W | 0x0000.0000 | GPIO 8-mA Drive Select | 155 | | 0x50C | GPIOODR | R/W | 0x0000.0000 | GPIO Open Drain Select | 156 | | 0x510 | GPIOPUR | R/W | - | GPIO Pull-Up Select | 157 | | 0x514 | GPIOPDR | R/W | 0x0000.0000 | GPIO Pull-Down Select | 158 | | 0x518 | GPIOSLR | R/W | 0x0000.0000 | GPIO Slew Rate Control Select | 159 | | 0x51C | GPIODEN | R/W | - | GPIO Digital Enable | 160 | | 0x520 | GPIOLOCK | R/W | 0x0000.0001 | GPIO Lock | 161 | | 0x524 | GPIOCR | - | - | GPIO Commit | 162 | | 0xFD0 | GPIOPeriphID4 | RO | 0x0000.0000 | GPIO Peripheral Identification 4 | 164 | | 0xFD4 | GPIOPeriphID5 | RO | 0x0000.0000 | GPIO Peripheral Identification 5 | 165 | | 0xFD8 | GPIOPeriphID6 | RO | 0x0000.0000 | GPIO Peripheral Identification 6 | 166 | | 0xFDC | GPIOPeriphID7 | RO | 0x0000.0000 | GPIO Peripheral Identification 7 | 167 | | 0xFE0 | GPIOPeriphID0 | RO | 0x0000.0061 | GPIO Peripheral Identification 0 | 168 | | 0xFE4 | GPIOPeriphID1 | RO | 0x0000.0000 | GPIO Peripheral Identification 1 | 169 | | 0xFE8 | GPIOPeriphID2 | RO | 0x0000.0018 | GPIO Peripheral Identification 2 | 170 | | 0xFEC | GPIOPeriphID3 | RO | 0x0000.0001 | GPIO Peripheral Identification 3 | 171 | | 0xFF0 | GPIOPCellID0 | RO | 0x0000.000D | GPIO PrimeCell Identification 0 | 172 | | 0xFF4 | GPIOPCellID1 | RO | 0x0000.00F0 | GPIO PrimeCell Identification 1 | 173 | | 0xFF8 | GPIOPCellID2 | RO | 0x0000.0005 | GPIO PrimeCell Identification 2 | 174 | | 0xFFC | GPIOPCellID3 | RO | 0x0000.00B1 | GPIO PrimeCell Identification 3 | 175 | ## 8.4 Register Descriptions The remainder of this section lists and describes the GPIO registers, in numerical order by address offset. ## Register 1: GPIO Data (GPIODATA), offset 0x000 The **GPIODATA** register is the data register. In software control mode, values written in the **GPIODATA** register are transferred onto the GPIO port pins if the respective pins have been configured as outputs through the **GPIO Direction (GPIODIR)** register (see page 143). In order to write to **GPIODATA**, the corresponding bits in the mask, resulting from the address bus bits [9:2], must be High. Otherwise, the bit values remain unchanged by the write. Similarly, the values read from this register are determined for each bit by the mask bit derived from the address used to access the data register, bits [9:2]. Bits that are 1 in the address mask cause the corresponding bits in **GPIODATA** to be read, and bits that are 0 in the address mask cause the corresponding bits in **GPIODATA** to be read as 0, regardless of their value. A read from **GPIODATA** returns the last bit value written if the respective pins are configured as outputs, or it returns the value on the corresponding input pin when these are configured as inputs. All bits are cleared by a reset. #### GPIO Data (GPIODATA) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DATA | R/W | 0x00 | GPIO Data | This register is virtually mapped to 256 locations in the address space. To facilitate the reading and writing of data to these registers by independent drivers, the data read from and the data written to the registers are masked by the eight address lines <code>ipaddr[9:2]</code>. Reads from this register return its current state. Writes to this register only affect bits that are not masked by <code>ipaddr[9:2]</code> and are configured as outputs. See "Data Register Operation" on page 136 for examples of reads and writes. ## Register 2: GPIO Direction (GPIODIR), offset 0x400 The **GPIODIR** register is the data direction register. Bits set to 1 in the **GPIODIR** register configure the corresponding pin to be an output, while bits set to 0 configure the pins to be inputs. All bits are cleared by a reset, meaning all GPIO pins are inputs by default. #### GPIO Direction (GPIODIR) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x400 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DIR | R/W | 0x00 | GPIO Data Direction | The DIR values are defined as follows: Value Description - Pins are inputs. - Pins are outputs. ## Register 3: GPIO Interrupt Sense (GPIOIS), offset 0x404 The **GPIOIS** register is the interrupt sense register. Bits set to 1 in **GPIOIS** configure the corresponding pins to detect levels, while bits set to 0 configure the pins to detect edges. All bits are cleared by a reset. #### GPIO Interrupt Sense (GPIOIS) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x404 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IS | R/W | 0x00 | GPIO Interrupt Sense | The IS values are defined as follows: #### Value Description - 0 Edge on corresponding pin is detected (edge-sensitive). - 1 Level on corresponding pin is detected (level-sensitive). ## Register 4: GPIO Interrupt Both Edges (GPIOIBE), offset 0x408 The GPIOIBE register is the interrupt both-edges register. When the corresponding bit in the GPIO Interrupt Sense (GPIOIS) register (see page 144) is set to detect edges, bits set to High in GPIOIBE configure the corresponding pin to detect both rising and falling edges, regardless of the corresponding bit in the GPIO Interrupt Event (GPIOIEV) register (see page 146). Clearing a bit configures the pin to be controlled by **GPIOIEV**. All bits are cleared by a reset. #### GPIO Interrupt Both Edges (GPIOIBE) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x408 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IBE | R/W | 0x00 | GPIO Interrupt Both Edges | The IBE values are defined as follows: ### Value Description - Interrupt generation is controlled by the GPIO Interrupt Event (GPIOIEV) register (see page 146). - Both edges on the corresponding pin trigger an interrupt. Single edge is determined by the corresponding bit in GPIOIEV. ## Register 5: GPIO Interrupt Event (GPIOIEV), offset 0x40C The **GPIOIEV** register is the interrupt event register. Bits set to High in **GPIOIEV** configure the corresponding pin to detect rising edges or high levels, depending on the corresponding bit value in the **GPIO Interrupt Sense (GPIOIS)** register (see page 144). Clearing a bit configures the pin to detect falling edges or low levels, depending on the corresponding bit value in **GPIOIS**. All bits are cleared by a reset. ### GPIO Interrupt Event (GPIOIEV) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x40C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IEV | R/W | 0x00 | GPIO Interrupt Event | The IEV values are defined as follows: - Falling edge or Low levels on corresponding pins trigger interrupts. - Rising edge or High levels on corresponding pins trigger interrupts. # Register 6: GPIO Interrupt Mask (GPIOIM), offset 0x410 The **GPIOIM** register is the interrupt mask register. Bits set to High in **GPIOIM** allow the corresponding pins to trigger their individual interrupts and the combined **GPIOINTR** line. Clearing a bit disables interrupt triggering on that pin. All bits are cleared by a reset. ### GPIO Interrupt Mask (GPIOIM) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x410 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IME | R/W | 0x00 | GPIO Interrupt Mask Enable | The IME values are defined as follows: - 0 Corresponding pin interrupt is masked. - 1 Corresponding pin interrupt is not masked. # Register 7: GPIO Raw Interrupt Status (GPIORIS), offset 0x414 The GPIORIS register is the raw interrupt status register. Bits read High in GPIORIS reflect the status of interrupt trigger conditions detected (raw, prior to masking), indicating that all the requirements have been met, before they are finally allowed to trigger by the GPIO Interrupt Mask (GPIOIM) register (see page 147). Bits read as zero indicate that corresponding input pins have not initiated an interrupt. All bits are cleared by a reset. ### GPIO Raw Interrupt Status (GPIORIS) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x414 D:4/E: -1-4 Type RO, reset 0x0000.0000 | Bit/Field | name | туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | RIS | RO | 0x00 | GPIO Interrupt Raw Status | Reflects the status of interrupt trigger condition detection on pins (raw, prior to masking). The RIS values are defined as follows: - Corresponding pin interrupt requirements not met. - Corresponding pin interrupt has met requirements. # Register 8: GPIO Masked Interrupt Status (GPIOMIS), offset 0x418 The GPIOMIS register is the masked interrupt status register. Bits read High in GPIOMIS reflect the status of input lines triggering an interrupt. Bits read as Low indicate that either no interrupt has been generated, or the interrupt is masked. **GPIOMIS** is the state of the interrupt after masking. ### GPIO Masked Interrupt Status (GPIOMIS) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x418 Type RO, reset 0x0000.0000 24 23 22 21 20 19 18 17 16 25 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | MIS | RO | 0x00 | GPIO Masked Interrupt Status | Masked value of interrupt due to corresponding pin. The MIS values are defined as follows: - Corresponding GPIO line interrupt not active. - Corresponding GPIO line asserting interrupt. # Register 9: GPIO Interrupt Clear (GPIOICR), offset 0x41C The **GPIOICR** register is the interrupt clear register. Writing a 1 to a bit in this register clears the corresponding interrupt edge detection logic register. Writing a 0 has no effect. ### GPIO Interrupt Clear (GPIOICR) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x41C Type W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IC | W1C | 0x00 | GPIO Interrupt Clear | The IC values are defined as follows: - 0 Corresponding interrupt is unaffected. - Corresponding interrupt is cleared. ## Register 10: GPIO Alternate Function Select (GPIOAFSEL), offset 0x420 The **GPIOAFSEL** register is the mode control select register. Writing a 1 to any bit in this register selects the hardware control for the corresponding GPIO line. All bits are cleared by a reset, therefore no GPIO line is set to hardware control by default. The commit control registers provide a layer of protection against accidental programming of critical hardware peripherals. Writes to protected bits of the GPIO Alternate Function Select (GPIOAFSEL) register (see page 151) are not committed to storage unless the GPIO Lock (GPIOLOCK) register (see page 161) has been unlocked and the appropriate bits of the GPIO Commit (GPIOCR) register (see page 162) have been set to 1. Important: All GPIO pins are tri-stated by default (GPIOAFSEL=0, GPIODEN=0, GPIOPDR=0, and **GPIOPUR=**0), with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). The JTAG/SWD pins default to their JTAG/SWD functionality (GPIOAFSEL=1. GPIODEN=1 and GPIOPUR=1). A Power-On-Reset (FOR) or asserting RST puts both groups of pins back to their default state. Caution – It is possible to create a software sequence that prevents the debugger from connecting to the Stellaris® microcontroller. If the program code loaded into flash immediately changes the JTAG pins to their GPIO functionality, the debugger may not have enough time to connect and halt the controller before the JTAG pin functionality switches. This may lock the debugger out of the part. This can be avoided with a software routine that restores JTAG functionality based on an external or software trigger. ### GPIO Alternate Function Select (GPIOAFSEL) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x420 Type R/W, reset | Type | RO R/W |-------|----------|----|--------|-----|-----|----|-------|------|------------|----------|-----------|----------|----------|-----------|---------|------| | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | В | it/Field | | Nam | e | Typ | ре | Reset | Des | cription | | | | | | | | | | | | | | , | | | | · | | | | | | | | | | 31:8 | | reserv | red | R | ) | 0x00 | Soft | ware sho | ould not | rely on t | ne value | of a res | erved bit | To prov | /ide | | | 01.0 | | 100011 | ou | | | ONOO | | patibility | | , | | | | | | preserved across a read-modify-write operation. | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|--------------------------------| | 7:0 | AFSFI | R/W | _ | GPIO Alternate Function Select | The AFSEL values are defined as follows: #### Value Description - 0 Software control of corresponding GPIO line (GPIO mode). - Hardware control of corresponding GPIO line (alternate hardware function). Note: The default reset value for the **GPIOAFSEL**, **GPIOPUR**, and **GPIODEN** registers are 0x0000.0000 for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). These five pins default to JTAG/SWD functionality. Because of this, the default reset value of these registers for GPIO Port B is 0x0000.0080 while the default reset value for Port C is 0x0000.000F. 1 # Register 11: GPIO 2-mA Drive Select (GPIODR2R), offset 0x500 The **GPIODR2R** register is the 2-mA drive control register. It allows for each GPIO signal in the port to be individually configured without affecting the other pads. When writing a DRV2 bit for a GPIO signal, the corresponding DRV4 bit in the **GPIODR4R** register and the DRV8 bit in the **GPIODR8R** register are automatically cleared by hardware. ### GPIO 2-mA Drive Select (GPIODR2R) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x500 Type R/W, reset 0x0000.00FF Reset 0 0 0 0 0 0 0 0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DRV2 | R/W | 0xFF | Output Pad 2-mA Drive Enable | A write of 1 to either **GPIODR4[n]** or **GPIODR8[n]** clears the corresponding 2-mA enable bit. The change is effective on the second clock cycle after the write. # Register 12: GPIO 4-mA Drive Select (GPIODR4R), offset 0x504 The **GPIODR4R** register is the 4-mA drive control register. It allows for each GPIO signal in the port to be individually configured without affecting the other pads. When writing the DRV4 bit for a GPIO signal, the corresponding DRV2 bit in the **GPIODR2R** register and the DRV8 bit in the **GPIODR8R** register are automatically cleared by hardware. ### GPIO 4-mA Drive Select (GPIODR4R) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 GPIO Port G base: 0x4002.6000 Offset 0x504 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DRV4 | R/W | 0x00 | Output Pad 4-mA Drive Enable | A write of 1 to either **GPIODR2[n]** or **GPIODR8[n]** clears the corresponding 4-mA enable bit. The change is effective on the second clock cycle after the write. # Register 13: GPIO 8-mA Drive Select (GPIODR8R), offset 0x508 The GPIODR8R register is the 8-mA drive control register. It allows for each GPIO signal in the port to be individually configured without affecting the other pads. When writing the DRV8 bit for a GPIO signal, the corresponding DRV2 bit in the GPIODR2R register and the DRV4 bit in the GPIODR4R register are automatically cleared by hardware. ### GPIO 8-mA Drive Select (GPIODR8R) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x508 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DRV8 | R/W | 0x00 | Output Pad 8-mA Drive Enable | A write of 1 to either GPIODR2[n] or GPIODR4[n] clears the corresponding 8-mA enable bit. The change is effective on the second clock cycle after the write. # Register 14: GPIO Open Drain Select (GPIOODR), offset 0x50C The **GPIOODR** register is the open drain control register. Setting a bit in this register enables the open drain configuration of the corresponding GPIO pad. When open drain mode is enabled, the corresponding bit should also be set in the **GPIO Digital Input Enable (GPIODEN)** register (see page 160). Corresponding bits in the drive strength registers (**GPIODR2R**, **GPIODR4R**, **GPIODR8R**, and **GPIOSLR**) can be set to achieve the desired rise and fall times. The GPIO acts as an open drain input if the corresponding bit in the **GPIODIR** register is set to 0; and as an open drain output when set to 1. ### GPIO Open Drain Select (GPIOODR) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x50C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | ODE | R/W | 0x00 | Output Pad Open Drain Enable | The ODE values are defined as follows: - 0 Open drain configuration is disabled. - 1 Open drain configuration is enabled. # Register 15: GPIO Pull-Up Select (GPIOPUR), offset 0x510 The **GPIOPUR** register is the pull-up control register. When a bit is set to 1, it enables a weak pull-up resistor on the corresponding GPIO signal. Setting a bit in **GPIOPUR** automatically clears the corresponding bit in the **GPIO Pull-Down Select (GPIOPDR)** register (see page 158). ### GPIO Pull-Up Select (GPIOPUR) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x510 Type R/W, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PUE | R/W | - | Pad Weak Pull-Up Enable | A write of 1 to **GPIOPDR[n]** clears the corresponding **GPIOPUR[n]** enables. The change is effective on the second clock cycle after the write. Note: The default reset value for the **GPIOAFSEL**, **GPIOPUR**, and **GPIODEN** registers are 0x0000.0000 for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). These five pins default to JTAG/SWD functionality. Because of this, the default reset value of these registers for GPIO Port B is 0x0000.0080 while the default reset value for Port C is 0x0000.000F. ## Register 16: GPIO Pull-Down Select (GPIOPDR), offset 0x514 The **GPIOPDR** register is the pull-down control register. When a bit is set to 1, it enables a weak pull-down resistor on the corresponding GPIO signal. Setting a bit in **GPIOPDR** automatically clears the corresponding bit in the **GPIO Pull-Up Select (GPIOPUR)** register (see page 157). ### GPIO Pull-Down Select (GPIOPDR) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x514 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PDE | R/W | 0x00 | Pad Weak Pull-Down Enable | A write of 1 to **GPIOPUR[n]** clears the corresponding **GPIOPDR[n]** enables. The change is effective on the second clock cycle after the write. # Register 17: GPIO Slew Rate Control Select (GPIOSLR), offset 0x518 The GPIOSLR register is the slew rate control register. Slew rate control is only available when using the 8-mA drive strength option via the GPIO 8-mA Drive Select (GPIODR8R) register (see page 155). ### GPIO Slew Rate Control Select (GPIOSLR) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x518 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | SRL | R/W | 0x00 | Slew Rate Limit Enable (8-mA drive only) | The SRL values are defined as follows: - Slew rate control disabled. - Slew rate control enabled. # Register 18: GPIO Digital Enable (GPIODEN), offset 0x51C Note: Pins configured as digital inputs are Schmitt-triggered. The **GPIODEN** register is the digital enable register. By default, with the exception of the GPIO signals used for JTAG/SWD function, all other GPIO signals are configured out of reset to be undriven (tristate). Their digital function is disabled; they do not drive a logic value on the pin and they do not allow the pin voltage into the GPIO receiver. To use the pin in a digital function (either GPIO or alternate function), the corresponding GPIODEN bit must be set. ### GPIO Digital Enable (GPIODEN) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x51C Type R/W, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DEN | R/W | _ | Digital Enable | The DEN values are defined as follows: ### Value Description - 0 Digital functions disabled. - 1 Digital functions enabled. Note: The default reset value for the GPIOAFSEL, GPIOPUR, and GPIODEN registers are 0x0000.0000 for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). These five pins default to JTAG/SWD functionality. Because of this, the default reset value of these registers for GPIO Port B is 0x0000.0080 while the default reset value for Port C is 0x0000.000F. ## Register 19: GPIO Lock (GPIOLOCK), offset 0x520 The **GPIOLOCK** register enables write access to the **GPIOCR** register (see page 162). Writing 0x1ACC.E551 to the GPIOLOCK register will unlock the GPIOCR register. Writing any other value to the GPIOLOCK register re-enables the locked state. Reading the GPIOLOCK register returns the lock status rather than the 32-bit value that was previously written. Therefore, when write accesses are disabled, or locked, reading the GPIOLOCK register returns 0x00000001. When write accesses are enabled, or unlocked, reading the GPIOLOCK register returns 0x00000000. #### GPIO Lock (GPIOLOCK) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002 5000 GPIO Port G base: 0x4002.6000 Offset 0x520 Type R/W, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------------|-------------| | 31:0 | LOCK | R/W | 0x0000.0001 | GPIO Lock | A write of the value 0x1ACC.E551 unlocks the GPIO Commit (GPIOCR) register for write access. A write of any other value or a write to the **GPIOCR** register reapplies the lock, preventing any register updates. A read of this register returns the following values: Description Value 0x0000.0001 locked 0x0000.0000 unlocked ## Register 20: GPIO Commit (GPIOCR), offset 0x524 The **GPIOCR** register is the commit register. The value of the **GPIOCR** register determines which bits of the **GPIOAFSEL** register are committed when a write to the **GPIOAFSEL** register is performed. If a bit in the **GPIOAFSEL** register is a zero, the data being written to the corresponding bit in the **GPIOAFSEL** register will not be committed and will retain its previous value. If a bit in the **GPIOCR** register is a one, the data being written to the corresponding bit of the **GPIOAFSEL** register will be committed to the register and will reflect the new value. The contents of the **GPIOCR** register can only be modified if the **GPIOLOCK** register is unlocked. Writes to the **GPIOCR** register are ignored if the **GPIOLOCK** register is locked. Important: This register is designed to prevent accidental programming of the registers that control connectivity to the JTAG/SWD debug hardware. By initializing the bits of the GPIOCR register to 0 for PB7 and PC[3:0], the JTAG/SWD debug port can only be converted to GPIOs through a deliberate set of writes to the GPIOLOCK, GPIOCR, and the corresponding registers. Because this protection is currently only implemented on the JTAG/SWD pins on PB7 and PC[3:0], all of the other bits in the **GPIOCR** registers cannot be written with 0x0. These bits are hardwired to 0x1, ensuring that it is always possible to commit new values to the **GPIOAFSEL**register bits of these other pins. | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|-------------| | 7:0 | CR | _ | _ | GPIO Commit | On a bit-wise basis, any bit set allows the corresponding <code>GPIOAFSEL</code> bit to be set to its alternate function. #### Note: The default register type for the **GPIOCR** register is RO for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). These five pins are currently the only GPIOs that are protected by the **GPIOCR** register. Because of this, the register type for GPIO Port B7 and GPIO Port C[3:0] is R/W. The default reset value for the **GPIOCR** register is 0x0000.00FF for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). To ensure that the JTAG port is not accidentally programmed as a GPIO, these five pins default to non-committable. Because of this, the default reset value of **GPIOCR** for GPIO Port B is 0x0000.007F while the default reset value of GPIOCR for Port C is 0x0000.00FO. ## Register 21: GPIO Peripheral Identification 4 (GPIOPeriphID4), offset 0xFD0 The GPIOPeriphID4, GPIOPeriphID5, GPIOPeriphID6, and GPIOPeriphID7 registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ## GPIO Peripheral Identification 4 (GPIOPeriphID4) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0xFD0 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID4 | RO | 0x00 | GPIO Peripheral ID Register[7:0] | # Register 22: GPIO Peripheral Identification 5 (GPIOPeriphID5), offset 0xFD4 The **GPIOPeriphID4**, **GPIOPeriphID5**, **GPIOPeriphID6**, and **GPIOPeriphID7** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ## GPIO Peripheral Identification 5 (GPIOPeriphID5) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0xFD4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID5 | RO | 0x00 | GPIO Peripheral ID Register[15:8] | # Register 23: GPIO Peripheral Identification 6 (GPIOPeriphID6), offset 0xFD8 The GPIOPeriphID4, GPIOPeriphID5, GPIOPeriphID6, and GPIOPeriphID7 registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ## GPIO Peripheral Identification 6 (GPIOPeriphID6) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0xFD8 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID6 | RO | 0x00 | GPIO Peripheral ID Register[23:16] | # Register 24: GPIO Peripheral Identification 7 (GPIOPeriphID7), offset 0xFDC The **GPIOPeriphID4**, **GPIOPeriphID5**, **GPIOPeriphID6**, and **GPIOPeriphID7** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ## GPIO Peripheral Identification 7 (GPIOPeriphID7) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 GPIO Port G base: 0x4002.6000 Offset 0xFDC Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID7 | RO | 0x00 | GPIO Peripheral ID Register[31:24] | ## Register 25: GPIO Peripheral Identification 0 (GPIOPeriphID0), offset 0xFE0 The **GPIOPeriphID0**, **GPIOPeriphID1**, **GPIOPeriphID2**, and **GPIOPeriphID3** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ## GPIO Peripheral Identification 0 (GPIOPeriphID0) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 GPIO Port G base: 0x4002.6000 Offset 0xFEO Type RO, reset 0x0000.0061 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID0 | RO | 0x61 | GPIO Peripheral ID Register[7:0] | # Register 26: GPIO Peripheral Identification 1 (GPIOPeriphID1), offset 0xFE4 The **GPIOPeriphID0**, **GPIOPeriphID1**, **GPIOPeriphID2**, and **GPIOPeriphID3** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ## GPIO Peripheral Identification 1 (GPIOPeriphID1) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 GPIO Port G base: 0x4002.6000 Offset 0xFE4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID1 | RO | 0x00 | GPIO Peripheral ID Register[15:8] | ## Register 27: GPIO Peripheral Identification 2 (GPIOPeriphID2), offset 0xFE8 The **GPIOPeriphID0**, **GPIOPeriphID1**, **GPIOPeriphID2**, and **GPIOPeriphID3** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ## GPIO Peripheral Identification 2 (GPIOPeriphID2) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 GPIO Port G base: 0x4002.6000 Offset 0xFE8 Type RO, reset 0x0000.0018 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID2 | RO | 0x18 | GPIO Peripheral ID Register[23:16] | # Register 28: GPIO Peripheral Identification 3 (GPIOPeriphID3), offset 0xFEC The GPIOPeriphID0, GPIOPeriphID1, GPIOPeriphID2, and GPIOPeriphID3 registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ## GPIO Peripheral Identification 3 (GPIOPeriphID3) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0xFEC Type RO, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID3 | RO | 0x01 | GPIO Peripheral ID Register[31:24] | ## Register 29: GPIO PrimeCell Identification 0 (GPIOPCellID0), offset 0xFF0 The **GPIOPCeIIID1**, **GPIOPCeIIID1**, and **GPIOPCeIIID3** registers are four 8-bit wide registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-peripheral identification system. ### GPIO PrimeCell Identification 0 (GPIOPCellID0) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0xFF0 Type RO, reset 0x0000.000D | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID0 | RO | 0x0D | GPIO PrimeCell ID Register[7:0] | Provides software a standard cross-peripheral identification system. # Register 30: GPIO PrimeCell Identification 1 (GPIOPCellID1), offset 0xFF4 The **GPIOPCeIIID1**, **GPIOPCeIIID1**, and **GPIOPCeIIID3** registers are four 8-bit wide registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-peripheral identification system. ### GPIO PrimeCell Identification 1 (GPIOPCellID1) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 GPIO Port G base: 0x4002.6000 Offset 0xFF4 Type RO, reset 0x0000.00F0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID1 | RO | 0xF0 | GPIO PrimeCell ID Register[15:8] | Provides software a standard cross-peripheral identification system. # Register 31: GPIO PrimeCell Identification 2 (GPIOPCellID2), offset 0xFF8 The **GPIOPCeIIID1**, **GPIOPCeIIID1**, and **GPIOPCeIIID3** registers are four 8-bit wide registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-peripheral identification system. ### GPIO PrimeCell Identification 2 (GPIOPCellID2) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0xFF8 Type RO, reset 0x0000.0005 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID2 | RO | 0x05 | GPIO PrimeCell ID Register[23:16] | Provides software a standard cross-peripheral identification system. # Register 32: GPIO PrimeCell Identification 3 (GPIOPCellID3), offset 0xFFC The **GPIOPCeIIID1**, **GPIOPCeIIID1**, and **GPIOPCeIIID3** registers are four 8-bit wide registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-peripheral identification system. ### GPIO PrimeCell Identification 3 (GPIOPCellID3) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 GPIO Port G base: 0x4002.6000 Offset 0xFFC Type RO, reset 0x0000.00B1 Reset 0 0 0 0 0 0 0 0 0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID3 | RO | 0xB1 | GPIO PrimeCell ID Register[31:24] | Provides software a standard cross-peripheral identification system. 0 0 0 # 9 General-Purpose Timers Programmable timers can be used to count or time external events that drive the Timer input pins. The Stellaris® General-Purpose Timer Module (GPTM) contains three GPTM blocks (Timer0, Timer1, and Timer 2). Each GPTM block provides two 16-bit timers/counters (referred to as TimerA and TimerB) that can be configured to operate independently as timers or event counters, or configured to operate as one 32-bit timer or one 32-bit Real-Time Clock (RTC). The General-Purpose Timer Module is one timing resource available on the Stellaris<sup>®</sup> microcontrollers. Other timer resources include the System Timer (SysTick) (see "System Timer (SysTick)" on page 35). The following modes are supported: - 32-bit Timer modes - Programmable one-shot timer - Programmable periodic timer - Real-Time Clock using 32.768-KHz input clock - Software-controlled event stalling (excluding RTC mode) - 16-bit Timer modes - General-purpose timer function with an 8-bit prescaler (for one-shot and periodic modes only) - Programmable one-shot timer - Programmable periodic timer - Software-controlled event stalling - 16-bit Input Capture modes - Input edge count capture - Input edge time capture - 16-bit PWM mode - Simple PWM mode with software-programmable output inversion of the PWM signal # 9.1 Block Diagram Note: In Figure 9-1 on page 177, the specific CCP pins available depend on the Stellaris<sup>®</sup> device. See Table 9-1 on page 177 for the available CCPs. Figure 9-1. GPTM Module Block Diagram Table 9-1. Available CCP Pins | Timer | 16-Bit Up/Down Counter | Even CCP Pin | Odd CCP Pin | |---------|------------------------|--------------|-------------| | Timer 0 | TimerA | CCP0 | - | | | TimerB | - | CCP1 | | Timer 1 | TimerA | CCP2 | - | | | TimerB | - | CCP3 | | Timer 2 | TimerA | - | - | | | TimerB | - | - | # 9.2 Functional Description The main components of each GPTM block are two free-running 16-bit up/down counters (referred to as TimerA and TimerB), two 16-bit match registers, two prescaler match registers, and two 16-bit load/initialization registers and their associated control functions. The exact functionality of each GPTM is controlled by software and configured through the register interface. Software configures the GPTM using the **GPTM Configuration (GPTMCFG)** register (see page 188), the **GPTM TimerA Mode (GPTMTAMR)** register (see page 189), and the **GPTM TimerB Mode (GPTMTBMR)** register (see page 191). When in one of the 32-bit modes, the timer can only act as a 32-bit timer. However, when configured in 16-bit mode, the GPTM can have its two 16-bit timers configured in any combination of the 16-bit modes. ## 9.2.1 GPTM Reset Conditions After reset has been applied to the GPTM module, the module is in an inactive state, and all control registers are cleared and in their default states. Counters TimerA and TimerB are initialized to 0xFFFF, along with their corresponding load registers: the **GPTM TimerA Interval Load** (GPTMTAILR) register (see page 202) and the GPTM TimerB Interval Load (GPTMTBILR) register (see page 203). The prescale counters are initialized to 0x00: the GPTM TimerA Prescale (GPTMTAPR) register (see page 206) and the GPTM TimerB Prescale (GPTMTBPR) register (see page 207). ## 9.2.2 32-Bit Timer Operating Modes This section describes the three GPTM 32-bit timer modes (One-Shot, Periodic, and RTC) and their configuration. The GPTM is placed into 32-bit mode by writing a 0 (One-Shot/Periodic 32-bit timer mode) or a 1 (RTC mode) to the **GPTM Configuration (GPTMCFG)** register. In both configurations, certain GPTM registers are concatenated to form pseudo 32-bit registers. These registers include: - GPTM TimerA Interval Load (GPTMTAILR) register [15:0], see page 202 - GPTM TimerB Interval Load (GPTMTBILR) register [15:0], see page 203 - GPTM TimerA (GPTMTAR) register [15:0], see page 210 - GPTM TimerB (GPTMTBR) register [15:0], see page 211 In the 32-bit modes, the GPTM translates a 32-bit write access to **GPTMTAILR** into a write access to both **GPTMTAILR** and **GPTMTBILR**. The resulting word ordering for such a write operation is: ``` GPTMTBILR[15:0]:GPTMTAILR[15:0] ``` Likewise, a read access to **GPTMTAR** returns the value: GPTMTBR[15:0]:GPTMTAR[15:0] ### 9.2.2.1 32-Bit One-Shot/Periodic Timer Mode In 32-bit one-shot and periodic timer modes, the concatenated versions of the TimerA and TimerB registers are configured as a 32-bit down-counter. The selection of one-shot or periodic mode is determined by the value written to the TAMR field of the **GPTM TimerA Mode (GPTMTAMR)** register (see page 189), and there is no need to write to the **GPTM TimerB Mode (GPTMTBMR)** register. When software writes the TAEN bit in the **GPTM Control (GPTMCTL)** register (see page 193), the timer begins counting down from its preloaded value. Once the 0x0000.0000 state is reached, the timer reloads its start value from the concatenated **GPTMTAILR** on the next cycle. If configured to be a one-shot timer, the timer stops counting and clears the TAEN bit in the **GPTMCTL** register. If configured as a periodic timer, it continues counting. In addition to reloading the count value, the GPTM generates interrupts and triggers when it reaches the 0x000.0000 state. The GPTM sets the TATORIS bit in the GPTM Raw Interrupt Status (GPTMRIS) register (see page 198), and holds it until it is cleared by writing the GPTM Interrupt Clear (GPTMICR) register (see page 200). If the time-out interrupt is enabled in the GPTM Interrupt Mask (GPTIMR) register (see page 196), the GPTM also sets the TATOMIS bit in the GPTM Masked Interrupt Status (GPTMMIS) register (see page 199). The trigger is enabled by setting the TAOTE bit in GPTMCTL, and can trigger SoC-level events. If software reloads the **GPTMTAILR** register while the counter is running, the counter loads the new value on the next clock cycle and continues counting from the new value. If the TASTALL bit in the **GPTMCTL** register is asserted, the timer freezes counting until the signal is deasserted. ### 9.2.2.2 32-Bit Real-Time Clock Timer Mode In Real-Time Clock (RTC) mode, the concatenated versions of the TimerA and TimerB registers are configured as a 32-bit up-counter. When RTC mode is selected for the first time, the counter is loaded with a value of 0x0000.0001. All subsequent load values must be written to the **GPTM TimerA Match (GPTMTAMATCHR)** register (see page 204) by the controller. The input clock on the CCP0, CCP2, or CCP4 pins is required to be 32.768 KHz in RTC mode. The clock signal is then divided down to a 1 Hz rate and is passed along to the input of the 32-bit counter. When software writes the TAEN bit in the **GPTMCTL** register, the counter starts counting up from its preloaded value of 0x0000.0001. When the current count value matches the preloaded value in the **GPTMTAMATCHR** register, it rolls over to a value of 0x0000.0000 and continues counting until either a hardware reset, or it is disabled by software (clearing the TAEN bit). When a match occurs, the GPTM asserts the RTCRIS bit in **GPTMRIS**. If the RTC interrupt is enabled in **GPTIMR**, the GPTM also sets the RTCMIS bit in **GPTMISR** and generates a controller interrupt. The status flags are cleared by writing the RTCCINT bit in **GPTMICR**. If the TASTALL and/or TBSTALL bits in the **GPTMCTL** register are set, the timer does not freeze if the RTCEN bit is set in **GPTMCTL**. ## 9.2.3 16-Bit Timer Operating Modes The GPTM is placed into global 16-bit mode by writing a value of 0x4 to the **GPTM Configuration** (**GPTMCFG**) register (see page 188). This section describes each of the GPTM 16-bit modes of operation. TimerA and TimerB have identical modes, so a single description is given using an *n* to reference both. ### 9.2.3.1 16-Bit One-Shot/Periodic Timer Mode In 16-bit one-shot and periodic timer modes, the timer is configured as a 16-bit down-counter with an optional 8-bit prescaler that effectively extends the counting range of the timer to 24 bits. The selection of one-shot or periodic mode is determined by the value written to the $\mathtt{TnMR}$ field of the **GPTMTnMR** register. The optional prescaler is loaded into the **GPTM Timern Prescale (GPTMTnPR)** register. When software writes the $\mathtt{TnEN}$ bit in the **GPTMCTL** register, the timer begins counting down from its preloaded value. Once the 0x0000 state is reached, the timer reloads its start value from **GPTMTnILR** and **GPTMTnPR** on the next cycle. If configured to be a one-shot timer, the timer stops counting and clears the $\mathtt{TnEN}$ bit in the **GPTMCTL** register. If configured as a periodic timer, it continues counting. In addition to reloading the count value, the timer generates interrupts and triggers when it reaches the 0x0000 state. The GPTM sets the TnTORIS bit in the **GPTMRIS** register, and holds it until it is cleared by writing the **GPTMICR** register. If the time-out interrupt is enabled in **GPTIMR**, the GPTM also sets the TnTOMIS bit in **GPTMISR** and generates a controller interrupt. The trigger is enabled by setting the TnOTE bit in the **GPTMCTL** register, and can trigger SoC-level events. If software reloads the **GPTMTAILR** register while the counter is running, the counter loads the new value on the next clock cycle and continues counting from the new value. If the TnSTALL bit in the **GPTMCTL** register is enabled, the timer freezes counting until the signal is deasserted. The following example shows a variety of configurations for a 16-bit free running timer while using the prescaler. All values assume a 25-MHz clock with Tc=20 ns (clock period). **Table 9-2. 16-Bit Timer With Prescaler Configurations** | Prescale | #Clock (T c) <sup>a</sup> | Max Time | Units | |----------|---------------------------|----------|-------| | 00000000 | 1 | 2.6214 | mS | | 00000001 | 2 | 5.2428 | mS | | 00000010 | 3 | 7.8642 | mS | | | | | | | 11111100 | 254 | 665.8458 | mS | | 11111110 | 255 | 668.4672 | mS | | 11111111 | 256 | 671.0886 | mS | a. Tc is the clock period. ## 9.2.3.2 16-Bit Input Edge Count Mode Note: For riging For rising-edge detection, the input signal must be High for at least two system clock periods following the rising edge. Similarly, for falling-edge detection, the input signal must be Low for at least two system clock periods following the falling edge. Based on this criteria, the maximum input frequency for edge detection is 1/4 of the system frequency. Note: The prescaler is not available in 16-Bit Input Edge Count mode. In Edge Count mode, the timer is configured as a down-counter capable of capturing three types of events: rising edge, falling edge, or both. To place the timer in Edge Count mode, the TnCMR bit of the GPTMTnMR register must be set to 0. The type of edge that the timer counts is determined by the TnEVENT fields of the GPTMCTL register. During initialization, the GPTM Timern Match (GPTMTnMATCHR) register is configured so that the difference between the value in the GPTMTnILR register and the GPTMTnMATCHR register equals the number of edge events that must be counted. When software writes the TnEN bit in the **GPTM Control (GPTMCTL)** register, the timer is enabled for event capture. Each input event on the CCP pin decrements the counter by 1 until the event count matches **GPTMTnMATCHR**. When the counts match, the GPTM asserts the CnMRIS bit in the **GPTMRIS** register (and the CnMMIS bit, if the interrupt is not masked). The counter is then reloaded using the value in **GPTMTnILR**, and stopped since the GPTM automatically clears the TnEN bit in the **GPTMCTL** register. Once the event count has been reached, all further events are ignored until TnEN is re-enabled by software. Figure 9-2 on page 181 shows how input edge count mode works. In this case, the timer start value is set to **GPTMnILR** =0x000A and the match value is set to **GPTMnMATCHR** =0x0006 so that four edge events are counted. The counter is configured to detect both edges of the input signal. Note that the last two edges are not counted since the timer automatically clears the TnEN bit after the current count matches the value in the **GPTMnMR** register. Figure 9-2. 16-Bit Input Edge Count Mode Example ### 9.2.3.3 16-Bit Input Edge Time Mode Note: For rising-edge detection, the input signal must be High for at least two system clock periods following the rising edge. Similarly, for falling edge detection, the input signal must be Low for at least two system clock periods following the falling edge. Based on this criteria, the maximum input frequency for edge detection is 1/4 of the system frequency. Note: The prescaler is not available in 16-Bit Input Edge Time mode. In Edge Time mode, the timer is configured as a free-running down-counter initialized to the value loaded in the **GPTMTnILR** register (or 0xFFFF at reset). This mode allows for event capture of either rising or falling edges, but not both. The timer is placed into Edge Time mode by setting the $\mathtt{TnCMR}$ bit in the **GPTMTnMR** register, and the type of event that the timer captures is determined by the $\mathtt{TnEVENT}$ fields of the **GPTMCnTL** register. When software writes the TnEN bit in the **GPTMCTL** register, the timer is enabled for event capture. When the selected input event is detected, the current **Tn** counter value is captured in the **GPTMTnR** register and is available to be read by the controller. The GPTM then asserts the CnERIS bit (and the CnEMIS bit, if the interrupt is not masked). After an event has been captured, the timer does not stop counting. It continues to count until the $\mathtt{TnEN}$ bit is cleared. When the timer reaches the 0x0000 state, it is reloaded with the value from the **GPTMnILR** register. Figure 9-3 on page 182 shows how input edge timing mode works. In the diagram, it is assumed that the start value of the timer is the default value of 0xFFFF, and the timer is configured to capture rising edge events. Each time a rising edge event is detected, the current count value is loaded into the **GPTMTnR** register, and is held there until another rising edge is detected (at which point the new count value is loaded into **GPTMTnR**). Figure 9-3. 16-Bit Input Edge Time Mode Example #### 9.2.3.4 16-Bit PWM Mode Note: The prescaler is not available in 16-Bit PWM mode. The GPTM supports a simple PWM generation mode. In PWM mode, the timer is configured as a down-counter with a start value (and thus period) defined by **GPTMTnILR**. PWM mode is enabled with the **GPTMTnMR** register by setting the TnAMS bit to 0x1, the TnCMR bit to 0x0, and the TnMR field to 0x2. When software writes the $\mathtt{TnEN}$ bit in the **GPTMCTL** register, the counter begins counting down until it reaches the 0x0000 state. On the next counter cycle, the counter reloads its start value from **GPTMTnILR** and continues counting until disabled by software clearing the $\mathtt{TnEN}$ bit in the **GPTMCTL** register. No interrupts or status bits are asserted in PWM mode. The output PWM signal asserts when the counter is at the value of the **GPTMTnILR** register (its start state), and is deasserted when the counter value equals the value in the **GPTM Timern Match Register (GPTMnMATCHR)**. Software has the capability of inverting the output PWM signal by setting the TnPWML bit in the **GPTMCTL** register. Figure 9-4 on page 183 shows how to generate an output PWM with a 1-ms period and a 66% duty cycle assuming a 50-MHz input clock and **TnPWML** =0 (duty cycle would be 33% for the **TnPWML** =1 configuration). For this example, the start value is **GPTMnIRL**=0xC350 and the match value is **GPTMnMR**=0x411A. Figure 9-4. 16-Bit PWM Mode Example ## 9.3 Initialization and Configuration To use the general-purpose timers, the peripheral clock must be enabled by setting the TIMERO, TIMER1, and TIMER2 bits in the **RCGC1** register. This section shows module initialization and configuration examples for each of the supported timer modes. #### 9.3.1 32-Bit One-Shot/Periodic Timer Mode The GPTM is configured for 32-bit One-Shot and Periodic modes by the following sequence: - 1. Ensure the timer is disabled (the TAEN bit in the **GPTMCTL** register is cleared) before making any changes. - 2. Write the **GPTM Configuration Register (GPTMCFG)** with a value of 0x0. - 3. Set the TAMR field in the GPTM TimerA Mode Register (GPTMTAMR): - a. Write a value of 0x1 for One-Shot mode. - b. Write a value of 0x2 for Periodic mode. - 4. Load the start value into the GPTM TimerA Interval Load Register (GPTMTAILR). - If interrupts are required, set the TATOIM bit in the GPTM Interrupt Mask Register (GPTMIMR). - 6. Set the TAEN bit in the **GPTMCTL** register to enable the timer and start counting. 7. Poll the TATORIS bit in the **GPTMRIS** register or wait for the interrupt to be generated (if enabled). In both cases, the status flags are cleared by writing a 1 to the TATOCINT bit of the **GPTM** Interrupt Clear Register (GPTMICR). In One-Shot mode, the timer stops counting after step 7 on page 184. To re-enable the timer, repeat the sequence. A timer configured in Periodic mode does not stop counting after it times out. ### 9.3.2 32-Bit Real-Time Clock (RTC) Mode To use the RTC mode, the timer must have a 32.768-KHz input signal on its CCP0, CCP2, or CCP4 pins. To enable the RTC feature, follow these steps: - 1. Ensure the timer is disabled (the TAEN bit is cleared) before making any changes. - 2. Write the **GPTM Configuration Register (GPTMCFG)** with a value of 0x1. - Write the desired match value to the GPTM TimerA Match Register (GPTMTAMATCHR). - Set/clear the RTCEN bit in the GPTM Control Register (GPTMCTL) as desired. - If interrupts are required, set the RTCIM bit in the GPTM Interrupt Mask Register (GPTMIMR). - 6. Set the TAEN bit in the **GPTMCTL** register to enable the timer and start counting. When the timer count equals the value in the **GPTMTAMATCHR** register, the counter is re-loaded with 0x0000.0000 and begins counting. If an interrupt is enabled, it does not have to be cleared. #### 9.3.3 16-Bit One-Shot/Periodic Timer Mode A timer is configured for 16-bit One-Shot and Periodic modes by the following sequence: - Ensure the timer is disabled (the TnEN bit is cleared) before making any changes. - 2. Write the GPTM Configuration Register (GPTMCFG) with a value of 0x4. - 3. Set the TnMR field in the **GPTM Timer Mode (GPTMTnMR)** register: - a. Write a value of 0x1 for One-Shot mode. - b. Write a value of 0x2 for Periodic mode. - 4. If a prescaler is to be used, write the prescale value to the GPTM Timern Prescale Register (GPTMTnPR). - Load the start value into the GPTM Timer Interval Load Register (GPTMTnILR). - 6. If interrupts are required, set the Thtoim bit in the GPTM Interrupt Mask Register (GPTMIMR). - Set the TnEN bit in the GPTM Control Register (GPTMCTL) to enable the timer and start counting. - 8. Poll the TnTORIS bit in the **GPTMRIS** register or wait for the interrupt to be generated (if enabled). In both cases, the status flags are cleared by writing a 1 to the TnTOCINT bit of the **GPTM** Interrupt Clear Register (GPTMICR). In One-Shot mode, the timer stops counting after step 8 on page 184. To re-enable the timer, repeat the sequence. A timer configured in Periodic mode does not stop counting after it times out. ### 9.3.4 16-Bit Input Edge Count Mode A timer is configured to Input Edge Count mode by the following sequence: - 1. Ensure the timer is disabled (the TnEN bit is cleared) before making any changes. - 2. Write the **GPTM Configuration (GPTMCFG)** register with a value of 0x4. - 3. In the **GPTM Timer Mode (GPTMTnMR)** register, write the TnCMR field to 0x0 and the TnMR field to 0x3. - Configure the type of event(s) that the timer captures by writing the Tnevent field of the GPTM Control (GPTMCTL) register. - 5. Load the timer start value into the GPTM Timern Interval Load (GPTMTnILR) register. - Load the desired event count into the GPTM Timern Match (GPTMTnMATCHR) register. - 7. If interrupts are required, set the CnMIM bit in the GPTM Interrupt Mask (GPTMIMR) register. - 8. Set the TnEN bit in the **GPTMCTL** register to enable the timer and begin waiting for edge events. - 9. Poll the CnMRIS bit in the GPTMRIS register or wait for the interrupt to be generated (if enabled). In both cases, the status flags are cleared by writing a 1 to the CnMCINT bit of the GPTM Interrupt Clear (GPTMICR) register. In Input Edge Count Mode, the timer stops after the desired number of edge events has been detected. To re-enable the timer, ensure that the TnEN bit is cleared and repeat step 4 on page 185 through step 9 on page 185. ### 9.3.5 16-Bit Input Edge Timing Mode A timer is configured to Input Edge Timing mode by the following sequence: - 1. Ensure the timer is disabled (the TnEN bit is cleared) before making any changes. - 2. Write the **GPTM Configuration (GPTMCFG)** register with a value of 0x4. - In the GPTM Timer Mode (GPTMTnMR) register, write the TnCMR field to 0x1 and the TnMR field to 0x3. - 4. Configure the type of event that the timer captures by writing the Tnevent field of the **GPTM** Control (GPTMCTL) register. - 5. Load the timer start value into the GPTM Timern Interval Load (GPTMTnILR) register. - 6. If interrupts are required, set the Cneim bit in the GPTM Interrupt Mask (GPTMIMR) register. - 7. Set the Then bit in the GPTM Control (GPTMCTL) register to enable the timer and start counting. - 8. Poll the Cners bit in the **GPTMRIS** register or wait for the interrupt to be generated (if enabled). In both cases, the status flags are cleared by writing a 1 to the Cnecint bit of the **GPTM** **Interrupt Clear (GPTMICR)** register. The time at which the event happened can be obtained by reading the **GPTM Timern (GPTMTnR)** register. In Input Edge Timing mode, the timer continues running after an edge event has been detected, but the timer interval can be changed at any time by writing the **GPTMTnILR** register. The change takes effect at the next cycle after the write. #### 9.3.6 16-Bit PWM Mode A timer is configured to PWM mode using the following sequence: - 1. Ensure the timer is disabled (the TnEN bit is cleared) before making any changes. - 2. Write the **GPTM Configuration (GPTMCFG)** register with a value of 0x4. - 3. In the **GPTM Timer Mode (GPTMTnMR)** register, set the TnAMS bit to 0x1, the TnCMR bit to 0x0, and the TnMR field to 0x2. - 4. Configure the output state of the PWM signal (whether or not it is inverted) in the TREVENT field of the GPTM Control (GPTMCTL) register. - Load the timer start value into the GPTM Timern Interval Load (GPTMTnILR) register. - 6. Load the GPTM Timern Match (GPTMTnMATCHR) register with the desired value. - 7. Set the TnEN bit in the **GPTM Control (GPTMCTL)** register to enable the timer and begin generation of the output PWM signal. In PWM Timing mode, the timer continues running after the PWM signal has been generated. The PWM period can be adjusted at any time by writing the **GPTMTnILR** register, and the change takes effect at the next cycle after the write. ## 9.4 Register Map Table 9-3 on page 186 lists the GPTM registers. The offset listed is a hexadecimal increment to the register's address, relative to that timer's base address: Timer0: 0x4003.0000 Timer1: 0x4003.1000 Timer2: 0x4003.2000 Table 9-3. Timers Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|----------|------|-------------|---------------------|-------------| | 0x000 | GPTMCFG | R/W | 0x0000.0000 | GPTM Configuration | 188 | | 0x004 | GPTMTAMR | R/W | 0x0000.0000 | GPTM TimerA Mode | 189 | | 800x0 | GPTMTBMR | R/W | 0x0000.0000 | GPTM TimerB Mode | 191 | | 0x00C | GPTMCTL | R/W | 0x0000.0000 | GPTM Control | 193 | | 0x018 | GPTMIMR | R/W | 0x0000.0000 | GPTM Interrupt Mask | 196 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|--------------|------|--------------------------------------------------------------|------------------------------|-------------| | 0x01C | GPTMRIS | RO | 0x0000.0000 | GPTM Raw Interrupt Status | 198 | | 0x020 | GPTMMIS | RO | 0x0000.0000 | GPTM Masked Interrupt Status | 199 | | 0x024 | GPTMICR | W1C | 0x0000.0000 | GPTM Interrupt Clear | 200 | | 0x028 | GPTMTAILR | R/W | 0x0000.FFFF<br>(16-bit mode)<br>0xFFFF.FFFF<br>(32-bit mode) | GPTM TimerA Interval Load | 202 | | 0x02C | GPTMTBILR | R/W | 0x0000.FFFF | GPTM TimerB Interval Load | 203 | | 0x030 | GPTMTAMATCHR | R/W | 0x0000.FFFF<br>(16-bit mode)<br>0xFFFF.FFFF<br>(32-bit mode) | GPTM TimerA Match | 204 | | 0x034 | GPTMTBMATCHR | R/W | 0x0000.FFFF | GPTM TimerB Match | 205 | | 0x038 | GPTMTAPR | R/W | 0x0000.0000 | GPTM TimerA Prescale | 206 | | 0x03C | GPTMTBPR | R/W | 0x0000.0000 | GPTM TimerB Prescale | 207 | | 0x040 | GPTMTAPMR | R/W | 0x0000.0000 | GPTM TimerA Prescale Match | 208 | | 0x044 | GPTMTBPMR | R/W | 0x0000.0000 | GPTM TimerB Prescale Match | 209 | | 0x048 | GPTMTAR | RO | 0x0000.FFFF<br>(16-bit mode)<br>0xFFFF.FFFF<br>(32-bit mode) | GPTM TimerA | 210 | | 0x04C | GPTMTBR | RO | 0x0000.FFFF | GPTM TimerB | 211 | # 9.5 Register Descriptions The remainder of this section lists and describes the GPTM registers, in numerical order by address offset. ## Register 1: GPTM Configuration (GPTMCFG), offset 0x000 This register configures the global operation of the GPTM module. The value written to this register determines whether the GPTM is in 32- or 16-bit mode. #### GPTM Configuration (GPTMCFG) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2:0 | GPTMCFG | R/W | 0x0 | GPTM Configuration | The GPTMCFG values are defined as follows: Description Value 0x0 32-bit timer configuration. 0x1 32-bit real-time clock (RTC) counter configuration. 0x2 Reserved Reserved 0x3 0x4-0x7 16-bit timer configuration, function is controlled by bits 1:0 of **GPTMTAMR** and **GPTMTBMR**. ## Register 2: GPTM TimerA Mode (GPTMTAMR), offset 0x004 This register configures the GPTM based on the configuration selected in the GPTMCFG register. When in 16-bit PWM mode, set the TAAMS bit to 0x1, the TACMR bit to 0x0, and the TAMR field to 0x2. #### GPTM TimerA Mode (GPTMTAMR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x004 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TAAMS | R/W | 0 | GPTM TimerA Alternate Mode Select | The TAAMS values are defined as follows: Value Description Capture mode is enabled. PWM mode is enabled. To enable PWM mode, you must also clear the TACMR Note: bit and set the TAMR field to 0x2. 2 **TACMR** R/W **GPTM TimerA Capture Mode** The TACMR values are defined as follows: Value Description Edge-Count mode Edge-Time mode | Bit/Field | Name | Type | Reset | Description | | | | |-----------|------|------|-------|-----------------------------------------------------------------------------------------------------------------------|--|--|--| | 1:0 | TAMR | R/W | 0x0 | GPTM TimerA Mode | | | | | | | | | The TAMR values are defined as follows: | | | | | | | | | Value Description | | | | | | | | | 0x0 Reserved | | | | | | | | | 0x1 One-Shot Timer mode | | | | | | | | | 0x2 Periodic Timer mode | | | | | | | | | 0x3 Capture mode | | | | | | | | | The Timer mode is based on the timer configuration defined by bits 2:0 in the <b>GPTMCFG</b> register (16-or 32-bit). | | | | | | | | | In 16-bit timer configuration, ${\tt TAMR}$ controls the 16-bit timer modes for TimerA. | | | | | | | | | In 32-bit timer configuration, this register controls the mode and the contents of <b>GPTMTBMR</b> are ignored. | | | | ### Register 3: GPTM TimerB Mode (GPTMTBMR), offset 0x008 This register configures the GPTM based on the configuration selected in the **GPTMCFG** register. When in 16-bit PWM mode, set the TBAMS bit to 0x1, the TBCMR bit to 0x0, and the TBMR field to 0x2. #### GPTM TimerB Mode (GPTMTBMR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x008 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TBAMS | R/W | 0 | GPTM TimerB Alternate Mode Select | The TBAMS values are defined as follows: Value Description Capture mode is enabled. PWM mode is enabled. To enable PWM mode, you must also clear the TBCMR Note: bit and set the TBMR field to 0x2. 2 **TBCMR** R/W **GPTM TimerB Capture Mode** The TBCMR values are defined as follows: Value Description Edge-Count mode Edge-Time mode | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|--------------------------------------------------------------------------------------------------------| | 1:0 | TBMR | R/W | 0x0 | GPTM TimerB Mode | | | | | | The TBMR values are defined as follows: | | | | | | Value Description | | | | | | 0x0 Reserved | | | | | | 0x1 One-Shot Timer mode | | | | | | 0x2 Periodic Timer mode | | | | | | 0x3 Capture mode | | | | | | The timer mode is based on the timer configuration defined by bits 2:0 in the <b>GPTMCFG</b> register. | | | | | | In 16-bit timer configuration, these bits control the 16-bit timer modes for TimerB | In 32-bit timer configuration, this register's contents are ignored and $\ensuremath{\mathbf{GPTMTAMR}}$ is used. ## Register 4: GPTM Control (GPTMCTL), offset 0x00C This register is used alongside the **GPTMCFG** and **GMTMTnMR** registers to fine-tune the timer configuration, and to enable other features such as timer stall. #### GPTM Control (GPTMCTL) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x00C Type R/W, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|----------------|----------|----------|----------|----------|----------|----------|-------------------|------------------------------|------------|-----------|------------|----------|----------|--------------------------|----------| | | | | | | | | | rese | erved<br>I | | | | | | ' ' | | | Type<br>Reset | RO<br>0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | reserved | TBPWML | TBOTE | reserved | TBEV | ENT | TBSTALL | TBEN | reserved | TAPWML | TAOTE | RTCEN | TAE | /ENT | TASTALL | TAEN | | Type<br>Reset | RO<br>0 | R/W<br>0 | R/W<br>0 | RO<br>0 | R/W<br>0 | R/W<br>0 | R/W<br>0 | R/W<br>0 | RO<br>0 | R/W<br>0 | - | N:4/E: - I - I | | NI | | <b>T</b> | | D4 | D | | | | | | | | | | t | Bit/Field | | Nan | ne | Тур | be | Reset | Des | cription | | | | | | | | | | 31:15 | | reser | ved | R | 0 | 0x00 | con | | with futu | ıre produ | ucts, the | value of | a reserv | t. To prov<br>ved bit sh | | | | 14 | | TBPW | /ML | R/\ | W | 0 | GP <sup>-</sup> | GPTM TimerB PWM Output Level | | | | | | | | | | | | | | | | | The | TBPWML | values a | are defin | ed as fol | llows: | | | | | | | | | | | | | Val | ue Desc | ription | | | | | | | | | | | | | | | | C | | ut is una | ffected. | | | | | | | | | | | | | | | 1 | Outp | ut is inve | rted. | | | | | | | | | | | | | | | | | | | | | | | | | | 13 | | TBO | TE | R/\ | V | 0 | GP <sup>-</sup> | TM Time | rB Outpu | t Triggei | Enable | | | | | | | | | | | | | | The | TBOTE V | /alues ar | e define | d as follo | ows: | | | | | | | | | | | | | Value Description | | | | | | | | | | | | | | | | | | C | ) The | output Ti | merB tri | gger is di | isabled. | | | | | | | | | | | | | 1 | The | output Ti | merB tri | gger is ei | nabled. | | | | | | 12 | | reser | ved | R | 0 | 0 | com | | with futu | ıre produ | ucts, the | value of | a reserv | t. To prov<br>ved bit sh | | | | 11:10 | | TBEV | ENT | RΛ | W | 0x0 | GP <sup>-</sup> | TM Time | rB Event | Mode | | | | | | | | | | | | | | | The | TBEVEN | T values | are def | ined as f | ollows: | | | | | | | | | | | | | Val | ue Desc | ription | | | | | | | | | | | | | | | | 0x | 0 Posit | ive edge | | | | | | | 0x1 Negative edge 0x2 Reserved 0x3 Both edges | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | TBSTALL | R/W | 0 | GPTM TimerB Stall Enable | | | | | | The TBSTALL values are defined as follows: | | | | | | Value Description | | | | | | 0 TimerB stalling is disabled. | | | | | | 1 TimerB stalling is enabled. | | 8 | TBEN | R/W | 0 | GPTM TimerB Enable | | | | | | The TBEN values are defined as follows: | | | | | | Value Description | | | | | | 0 TimerB is disabled. | | | | | | 1 TimerB is enabled and begins counting or the capture logic is<br>enabled based on the GPTMCFG register. | | 7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | TAPWML | R/W | 0 | GPTM TimerA PWM Output Level | | | | | | The TAPWML values are defined as follows: | | | | | | Value Description | | | | | | 0 Output is unaffected. | | | | | | 1 Output is inverted. | | 5 | TAOTE | R/W | 0 | GPTM TimerA Output Trigger Enable | | | | | | The TAOTE values are defined as follows: | | | | | | Value Description | | | | | | 0 The output TimerA trigger is disabled. | | | | | | 1 The output TimerA trigger is enabled. | | 4 | RTCEN | R/W | 0 | GPTM RTC Enable | | | | | | The RTCEN values are defined as follows: | | | | | | Value Description | | | | | | 0 RTC counting is disabled. | | | | | | | RTC counting is enabled. | Bit/Field | Name | Туре | Reset | Description | |-----------|---------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 3:2 | TAEVENT | R/W | 0x0 | GPTM TimerA Event Mode The TAEVENT values are defined as follows: | | | | | | Value Description 0x0 Positive edge 0x1 Negative edge 0x2 Reserved 0x3 Both edges | | 1 | TASTALL | R/W | 0 | GPTM TimerA Stall Enable The TASTALL values are defined as follows: Value Description 0 TimerA stalling is disabled. 1 TimerA stalling is enabled. | | 0 | TAEN | R/W | 0 | GPTM TimerA Enable The TAEN values are defined as follows: Value Description | TimerA is disabled. TimerA is enabled and begins counting or the capture logic is enabled based on the **GPTMCFG** register. July 25, 2008 195 ### Register 5: GPTM Interrupt Mask (GPTMIMR), offset 0x018 This register allows software to enable/disable GPTM controller-level interrupts. Writing a 1 enables the interrupt, while writing a 0 disables it. #### GPTM Interrupt Mask (GPTMIMR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x018 Type R/W, reset 0x0000.0000 | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|-----------|---------|----------|---------|---------|---------|-------------|------------------------------------|----------|------------|----------------------|-----------|----------|-----------|-----------|---------| | | ' | | ' ' | | | | | rese | rved | | ' | | | | ' | | | Type<br>Reset | RO<br>0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | [ | , | | reserved | | | CBEIM | СВМІМ | твтоім | • | | rved | 1 | RTCIM | CAEIM | CAMIM | TATOIM | | Type | RO | RO | RO | RO | RO | R/W | R/W | R/W | RO | RO | RO | RO | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | В | sit/Field | | Name Typ | | ре | Reset | Description | | | | | | | | | | | | 31:11 | | reserv | ed | R | 0 | 0x00 | Soft | ware sho | ould not | rely on tl | he value | of a res | erved bit | . To prov | vide | | | | | | | | | | | | | ure produ<br>ead-mod | | | | ed bit sh | ould be | | | 10 | | CBEI | М | R/ | W | 0 | GPT | M Capti | ureB Eve | ent Interr | upt Mas | k | | | | | | | | | | | | | | | | re define | • | | | | | | | | | | | | | | Val | ue Desc | rintion | | | | | | | | | | | | | | | | van<br>0 | | upt is di | sabled | | | | | | | | | | | | | | | 1 | | upt is er | | | | | | | | | | | | | | | | | | · | | | | | | | | | 9 | | СВМІ | М | R/ | W | 0 | GPTM CaptureB Match Interrupt Mask | | | | | | | | | | | | | | | | | | The | CBMIM | /alues a | re define | d as foll | ows: | | | | | | | | | | | | | Valu | ue Desc | ription | | | | | | | | | | | | | | | | 0 | Inter | upt is di | sabled. | | | | | | | | | | | | | | | 1 | Inter | rupt is er | nabled. | | | | | | | | 8 | | ТВТО | IM | R/ | W | 0 | GPT | M Time | rB Time- | Out Inte | rrupt Ma | sk | | | | | | | | | | | | | | | | are defin | | | | | | | | | | | | | | | Valu | ue Desc | ription | | | | | | | | | | | | | | | | 0 | | upt is di | sabled. | | | | | | | | | | | | | | | 1 | Inter | upt is er | nabled. | | | | | | | | 7:4 | | reserv | ed | R | 0 | 0 | | | | rely on ti | | | | | | preserved across a read-modify-write operation. | Bit/Field | Name | Туре | Reset | Description | |-----------|--------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | RTCIM | R/W | 0 | GPTM RTC Interrupt Mask The RTCIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | | 2 | CAEIM | R/W | 0 | GPTM CaptureA Event Interrupt Mask The CAEIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | | 1 | CAMIM | R/W | 0 | GPTM CaptureA Match Interrupt Mask The CAMIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | | 0 | TATOIM | R/W | 0 | GPTM TimerA Time-Out Interrupt Mask The TATOIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | ## Register 6: GPTM Raw Interrupt Status (GPTMRIS), offset 0x01C This register shows the state of the GPTM's internal interrupt signal. These bits are set whether or not the interrupt is masked in the **GPTMIMR** register. Each bit can be cleared by writing a 1 to its corresponding bit in **GPTMICR**. ### GPTM Raw Interrupt Status (GPTMRIS) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x01C Type RO, reset 0x0000.0000 | Bit/Field | name | туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | CBERIS | RO | 0 | GPTM CaptureB Event Raw Interrupt | | | | | | This is the CaptureB Event interrupt status prior to masking. | | 9 | CBMRIS | RO | 0 | GPTM CaptureB Match Raw Interrupt | | | | | | This is the CaptureB Match interrupt status prior to masking. | | 8 | TBTORIS | RO | 0 | GPTM TimerB Time-Out Raw Interrupt | | | | | | This is the TimerB time-out interrupt status prior to masking. | | 7:4 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | RTCRIS | RO | 0 | GPTM RTC Raw Interrupt | | | | | | This is the RTC Event interrupt status prior to masking. | | 2 | CAERIS | RO | 0 | GPTM CaptureA Event Raw Interrupt | | | | | | This is the CaptureA Event interrupt status prior to masking. | | 1 | CAMRIS | RO | 0 | GPTM CaptureA Match Raw Interrupt | | | | | | This is the CaptureA Match interrupt status prior to masking. | | 0 | TATORIS | RO | 0 | GPTM TimerA Time-Out Raw Interrupt | | | | | | This the TimerA time-out interrupt status prior to masking. | ### Register 7: GPTM Masked Interrupt Status (GPTMMIS), offset 0x020 This register show the state of the GPTM's controller-level interrupt. If an interrupt is unmasked in **GPTMIMR**, and there is an event that causes the interrupt to be asserted, the corresponding bit is set in this register. All bits are cleared by writing a 1 to the corresponding bit in **GPTMICR**. #### **GPTM Masked Interrupt Status (GPTMMIS)** Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x020 Type RO, reset 0x0000.0000 This is the TimerA time-out interrupt status after masking. ## Register 8: GPTM Interrupt Clear (GPTMICR), offset 0x024 This register is used to clear the status bits in the GPTMRIS and GPTMMIS registers. Writing a 1 to a bit clears the corresponding bit in the **GPTMRIS** and **GPTMMIS** registers. #### GPTM Interrupt Clear (GPTMICR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x024 Type W1C, reset 0x0000.0000 | Type | WIC, les | el uxuu | 00.0000 | | | | | | | | | | | | | | |---------------|----------|---------|----------|---------|---------|----------|----------|----------|----------|-----------|------------|----------|--------------------------|----------|------------|----------| | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | [ | ľ | | | · · | | 1 | | rese | rved | ı | | | 1 | 1 | ı | | | Type <b>L</b> | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | reserved | | | CBECINT | CBMCINT | TBTOCINT | | rese | erved | | RTCCINT | CAECINT | CAMCINT | TATOCINT | | Type<br>Reset | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | W1C<br>0 | W1C<br>0 | W1C<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | W1C<br>0 | W1C<br>0 | W1C<br>0 | W1C<br>0 | | Nosot | Ü | Ü | Ü | U | O | Ü | U | Ü | Ü | v | Ü | U | O | U | O | Ü | | В | it/Field | | Nam | ne | Τv | ре | Reset | Des | cription | | | | | | | | | | | | | | - | | | | · | | | | | | | | | | 31:11 | | reser | /ed | R | RO. | 0x00 | | | | | | e of a res<br>e value of | | | | | | | | | | | | | | | | | | e operati | | ou bit of | iodid bo | | | 10 | | CBEC | INT | W | 1C | 0 | GPT | M Capt | ureB Eve | ent Interr | unt Clea | ar | | | | | | | | | | | | | | • | NT values | | • | | | | | | | | | | | | | | | | | o aro aon | | ionorro. | | | | | | | | | | | | | | ue Des | • | | | | | | | | | | | | | | | | 0 | | interrupt | | | | | | | | | | | | | | | | 1 | The | interrupt | is cleare | d. | | | | | | | 9 | | СВМС | INIT | ۱۸/ | 1C | 0 | CDT | M Cant | ureB Ma | tob Intor | unt Cla | or | | | | | | 9 | | CBIVIC | IIN I | VV | 10 | U | | • | | | • | | | | | | | | | | | | | | rne | CBMCII | NT values | s are den | ned as | TOHOWS: | | | | | | | | | | | | | Valu | ue Des | cription | | | | | | | | | | | | | | | | 0 | The | interrupt | is unaffe | cted. | | | | | | | | | | | | | | 1 | The | interrupt | is cleare | d. | | | | | | | | | | | | | | | | | | | | | | | | | 8 | | TBTOO | SINT | VV | 1C | 0 | | | erB Time- | | • | | | | | | | | | | | | | | The | TBTOC: | INT valu | es are de | efined a | s follows | | | | | | | | | | | | | Valu | ue Des | cription | | | | | | | | | | | | | | | | 0 | The | interrupt | is unaffe | cted. | | | | | | | | | | | | | | 1 | The | interrupt | is cleare | d. | | | | | | | 7.4 | | | | - | | 00 | 0.5 | | andal a 1 | | | <b>6</b> | | <b>. .</b> | data. | | | 7:4 | | reser | vea | К | RO. | 0x0 | | | | - | | e of a res<br>e value of | | | | | | | | | | | | | | | | | | 4! | | | | preserved across a read-modify-write operation. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | RTCCINT | W1C | 0 | GPTM RTC Interrupt Clear The RTCCINT values are defined as follows: | | | | | | Value Description O The interrupt is unaffected. The interrupt is cleared. | | 2 | CAECINT | W1C | 0 | GPTM CaptureA Event Interrupt Clear The CAECINT values are defined as follows: Value Description 0 The interrupt is unaffected. 1 The interrupt is cleared. | | 1 | CAMCINT | W1C | 0 | GPTM CaptureA Match Raw Interrupt This is the CaptureA match interrupt status after masking. | | 0 | TATOCINT | W1C | 0 | GPTM TimerA Time-Out Raw Interrupt The TATOCINT values are defined as follows: | | | | | | Value Description 0 The interrupt is unaffected. | The interrupt is cleared. ### Register 9: GPTM TimerA Interval Load (GPTMTAILR), offset 0x028 This register is used to load the starting count value into the timer. When GPTM is configured to one of the 32-bit modes, **GPTMTAILR** appears as a 32-bit register (the upper 16-bits correspond to the contents of the **GPTM TimerB Interval Load (GPTMTBILR)** register). In 16-bit mode, the upper 16 bits of this register read as 0s and have no effect on the state of **GPTMTBILR**. #### GPTM TimerA Interval Load (GPTMTAILR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x028 Type R/W, reset 0x0000.FFFF (16-bit mode) and 0xFFFF.FFFF (32-bit mode) | Bit/Field | Name | Туре | Reset | Description | |-----------|--------|------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | TAILRH | R/W | 0xFFFF<br>(32-bit mode)<br>0x0000<br>(16-bit mode) | GPTM TimerA Interval Load Register High When configured for 32-bit mode via the GPTMCFG register, the GPTM TimerB Interval Load (GPTMTBILR) register loads this value on a write. A read returns the current value of GPTMTBILR. | | | | | | In 16-bit mode, this field reads as 0 and does not have an effect on the state of $\ensuremath{\mathbf{GPTMTBILR}}.$ | | 15:0 | TAILRL | R/W | 0xFFFF | GPTM TimerA Interval Load Register Low | For both 16- and 32-bit modes, writing this field loads the counter for TimerA. A read returns the current value of **GPTMTAILR**. ### Register 10: GPTM TimerB Interval Load (GPTMTBILR), offset 0x02C This register is used to load the starting count value into TimerB. When the GPTM is configured to a 32-bit mode, **GPTMTBILR** returns the current value of TimerB and ignores writes. #### GPTM TimerB Interval Load (GPTMTBILR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x02C Type R/W, reset 0x0000.FFFF | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | TBILRL | R/W | 0xFFFF | GPTM TimerB Interval Load Register | When the GPTM is not configured as a 32-bit timer, a write to this field updates **GPTMTBILR**. In 32-bit mode, writes are ignored, and reads return the current value of **GPTMTBILR**. ## Register 11: GPTM TimerA Match (GPTMTAMATCHR), offset 0x030 This register is used in 32-bit Real-Time Clock mode and 16-bit PWM and Input Edge Count modes. #### GPTM TimerA Match (GPTMTAMATCHR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x030 Type R/W, reset 0x0000.FFFF (16-bit mode) and 0xFFFF.FFFF (32-bit mode) | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | TAMRH | R/W | 0xFFFF<br>(32-bit mode)<br>0x0000<br>(16-bit mode) | GPTM TimerA Match Register High When configured for 32-bit Real-Time Clock (RTC) mode via the GPTMCFG register, this value is compared to the upper half of | **TMCFG** register, this value is compared to the upper half of **GPTMTAR**, to determine match events. In 16-bit mode, this field reads as 0 and does not have an effect on the state of **GPTMTBMATCHR**. 15:0 **TAMRL** R/W 0xFFFF **GPTM TimerA Match Register Low** When configured for 32-bit Real-Time Clock (RTC) mode via the GPTMCFG register, this value is compared to the lower half of **GPTMTAR**, to determine match events. When configured for PWM mode, this value along with GPTMTAILR, determines the duty cycle of the output PWM signal. When configured for Edge Count mode, this value along with GPTMTAILR, determines how many edge events are counted. The total number of edge events counted is equal to the value in **GPTMTAILR** minus this value. ### Register 12: GPTM TimerB Match (GPTMTBMATCHR), offset 0x034 This register is used in 16-bit PWM and Input Edge Count modes. #### GPTM TimerB Match (GPTMTBMATCHR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x034 Type R/W, reset 0x0000.FFFF | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | TBMRL | R/W | 0xFFFF | GPTM TimerB Match Register Low | When configured for PWM mode, this value along with **GPTMTBILR**, determines the duty cycle of the output PWM signal. When configured for Edge Count mode, this value along with **GPTMTBILR**, determines how many edge events are counted. The total number of edge events counted is equal to the value in **GPTMTBILR** minus this value. ## Register 13: GPTM TimerA Prescale (GPTMTAPR), offset 0x038 This register allows software to extend the range of the 16-bit timers when operating in one-shot or periodic mode. #### GPTM TimerA Prescale (GPTMTAPR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x038 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | TAPSR | R/W | 0x00 | GPTM TimerA Prescale | The register loads this value on a write. A read returns the current value of the register. Refer to Table 9-2 on page 180 for more details and an example. ### Register 14: GPTM TimerB Prescale (GPTMTBPR), offset 0x03C This register allows software to extend the range of the 16-bit timers when operating in one-shot or periodic mode. #### GPTM TimerB Prescale (GPTMTBPR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x03C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | TBPSR | R/W | 0x00 | GPTM TimerB Prescale | The register loads this value on a write. A read returns the current value of this register. Refer to Table 9-2 on page 180 for more details and an example. ### Register 15: GPTM TimerA Prescale Match (GPTMTAPMR), offset 0x040 This register effectively extends the range of GPTMTAMATCHR to 24 bits when operating in 16-bit one-shot or periodic mode. #### GPTM TimerA Prescale Match (GPTMTAPMR) **TAPSMR** R/W 0x00 Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x040 7:0 Type R/W, reset 0x0000.0000 This value is used alongside **GPTMTAMATCHR** to detect timer match events while using a prescaler. preserved across a read-modify-write operation. **GPTM TimerA Prescale Match** ### Register 16: GPTM TimerB Prescale Match (GPTMTBPMR), offset 0x044 This register effectively extends the range of GPTMTBMATCHR to 24 bits when operating in 16-bit one-shot or periodic mode. #### GPTM TimerB Prescale Match (GPTMTBPMR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x044 Type R/W, reset 0x0000.0000 | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | |------|----------|----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| |------|----------|----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| 7:0 **TBPSMR** R/W 0x00 **GPTM TimerB Prescale Match** > This value is used alongside **GPTMTBMATCHR** to detect timer match events while using a prescaler. ### Register 17: GPTM TimerA (GPTMTAR), offset 0x048 This register shows the current value of the TimerA counter in all cases except for Input Edge Count mode. When in this mode, this register contains the time at which the last edge event took place. #### **GPTM TimerA (GPTMTAR)** Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x048 Type RO, reset 0x0000.FFFF (16-bit mode) and 0xFFFF.FFFF (32-bit mode) | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | TARH | RO | (32-bit mode)<br>0x0000 | GPTM TimerA Register High If the GPTMCFG is in a 32-bit mode, TimerB value is read. If the GPTMCFG is in a 16-bit mode, this is read as zero. | | 15:0 | TARL | RO | 0xFFFF | GPTM TimerA Register Low | A read returns the current value of the GPTM TimerA Count Register, except in Input Edge Count mode, when it returns the timestamp from the last edge event. ## Register 18: GPTM TimerB (GPTMTBR), offset 0x04C This register shows the current value of the TimerB counter in all cases except for Input Edge Count mode. When in this mode, this register contains the time at which the last edge event took place. #### GPTM TimerB (GPTMTBR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Offset 0x04C Type RO, reset 0x0000.FFFF | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | TBRL | RO | 0xFFFF | GPTM TimerB | A read returns the current value of the **GPTM TimerB Count Register**, except in Input Edge Count mode, when it returns the timestamp from the last edge event. ## 10 Watchdog Timer A watchdog timer can generate nonmaskable interrupts (NMIs) or a reset when a time-out value is reached. The watchdog timer is used to regain control when a system has failed due to a software error or due to the failure of an external device to respond in the expected way. The Stellaris<sup>®</sup> Watchdog Timer module consists of a 32-bit down counter, a programmable load register, interrupt generation logic, a locking register, and user-enabled stalling. The Watchdog Timer can be configured to generate an interrupt to the controller on its first time-out, and to generate a reset signal on its second time-out. Once the Watchdog Timer has been configured, the lock register can be written to prevent the timer configuration from being inadvertently altered. ### 10.1 Block Diagram Figure 10-1. WDT Module Block Diagram ## 10.2 Functional Description The Watchdog Timer module generates the first time-out signal when the 32-bit counter reaches the zero state after being enabled; enabling the counter also enables the watchdog timer interrupt. After the first time-out event, the 32-bit counter is re-loaded with the value of the **Watchdog Timer Load (WDTLOAD)** register, and the timer resumes counting down from that value. Once the Watchdog Timer has been configured, the **Watchdog Timer Lock (WDTLOCK)** register is written, which prevents the timer configuration from being inadvertently altered by software. If the timer counts down to its zero state again before the first time-out interrupt is cleared, and the reset signal has been enabled (via the WatchdogResetEnable function), the Watchdog timer asserts its reset signal to the system. If the interrupt is cleared before the 32-bit counter reaches its second time-out, the 32-bit counter is loaded with the value in the **WDTLOAD** register, and counting resumes from that value. If **WDTLOAD** is written with a new value while the Watchdog Timer counter is counting, then the counter is loaded with the new value and continues counting. Writing to **WDTLOAD** does not clear an active interrupt. An interrupt must be specifically cleared by writing to the **Watchdog Interrupt Clear (WDTICR)** register. The Watchdog module interrupt and reset generation can be enabled or disabled as required. When the interrupt is re-enabled, the 32-bit counter is preloaded with the load register value and not its last state. ## 10.3 Initialization and Configuration To use the WDT, its peripheral clock must be enabled by setting the WDT bit in the **RCGC0** register. The Watchdog Timer is configured using the following sequence: - 1. Load the **WDTLOAD** register with the desired timer load value. - If the Watchdog is configured to trigger system resets, set the RESEN bit in the WDTCTL register. - Set the INTEN bit in the WDTCTL register to enable the Watchdog and lock the control register. If software requires that all of the watchdog registers are locked, the Watchdog Timer module can be fully locked by writing any value to the **WDTLOCK** register. To unlock the Watchdog Timer, write a value of 0x1ACC.E551. ## 10.4 Register Map Table 10-1 on page 213 lists the Watchdog registers. The offset listed is a hexadecimal increment to the register's address, relative to the Watchdog Timer base address of 0x4000.0000. Table 10-1. Watchdog Timer Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|----------|------|-------------|----------------------------------|-------------| | 0x000 | WDTLOAD | R/W | 0xFFFF.FFFF | Watchdog Load | 215 | | 0x004 | WDTVALUE | RO | 0xFFFF.FFFF | Watchdog Value | 216 | | 0x008 | WDTCTL | R/W | 0x0000.0000 | Watchdog Control | 217 | | 0x00C | WDTICR | WO | - | Watchdog Interrupt Clear | 218 | | 0x010 | WDTRIS | RO | 0x0000.0000 | Watchdog Raw Interrupt Status | 219 | | 0x014 | WDTMIS | RO | 0x0000.0000 | Watchdog Masked Interrupt Status | 220 | | 0x418 | WDTTEST | R/W | 0x0000.0000 | Watchdog Test | 221 | | 0xC00 | WDTLOCK | R/W | 0x0000.0000 | Watchdog Lock | 222 | | Offset | Name | Type | Reset | Description | See<br>page | |--------|--------------|------|-------------|--------------------------------------|-------------| | 0xFD0 | WDTPeriphID4 | RO | 0x0000.0000 | Watchdog Peripheral Identification 4 | 223 | | 0xFD4 | WDTPeriphID5 | RO | 0x0000.0000 | Watchdog Peripheral Identification 5 | 224 | | 0xFD8 | WDTPeriphID6 | RO | 0x0000.0000 | Watchdog Peripheral Identification 6 | 225 | | 0xFDC | WDTPeriphID7 | RO | 0x0000.0000 | Watchdog Peripheral Identification 7 | 226 | | 0xFE0 | WDTPeriphID0 | RO | 0x0000.0005 | Watchdog Peripheral Identification 0 | 227 | | 0xFE4 | WDTPeriphID1 | RO | 0x0000.0018 | Watchdog Peripheral Identification 1 | 228 | | 0xFE8 | WDTPeriphID2 | RO | 0x0000.0018 | Watchdog Peripheral Identification 2 | 229 | | 0xFEC | WDTPeriphID3 | RO | 0x0000.0001 | Watchdog Peripheral Identification 3 | 230 | | 0xFF0 | WDTPCellID0 | RO | 0x0000.000D | Watchdog PrimeCell Identification 0 | 231 | | 0xFF4 | WDTPCellID1 | RO | 0x0000.00F0 | Watchdog PrimeCell Identification 1 | 232 | | 0xFF8 | WDTPCellID2 | RO | 0x0000.0005 | Watchdog PrimeCell Identification 2 | 233 | | 0xFFC | WDTPCellID3 | RO | 0x0000.00B1 | Watchdog PrimeCell Identification 3 | 234 | # 10.5 Register Descriptions The remainder of this section lists and describes the WDT registers, in numerical order by address offset. ## Register 1: Watchdog Load (WDTLOAD), offset 0x000 This register is the 32-bit interval value used by the 32-bit counter. When this register is written, the value is immediately loaded and the counter restarts counting down from the new value. If the **WDTLOAD** register is loaded with 0x0000.0000, an interrupt is immediately generated. #### Watchdog Load (WDTLOAD) Base 0x4000.0000 Offset 0x000 Type R/W, reset 0xFFFF.FFF Bit/Field Name Type Reset Description 31:0 WDTLoad R/W 0xFFF.FFFF Watchdog Load Value ## Register 2: Watchdog Value (WDTVALUE), offset 0x004 This register contains the current count value of the timer. Watchdog Value (WDTVALUE) Base 0x4000.0000 Offset 0x004 Type RO, reset 0xFFFF.FFF Bit/Field Reset Description Name Type 31:0 WDTValue RO 0xFFFF.FFFF Watchdog Value Current value of the 32-bit down counter. # Register 3: Watchdog Control (WDTCTL), offset 0x008 This register is the watchdog control register. The watchdog timer can be configured to generate a reset signal (on second time-out) or an interrupt on time-out. When the watchdog interrupt has been enabled, all subsequent writes to the control register are ignored. The only mechanism that can re-enable writes is a hardware reset. #### Watchdog Control (WDTCTL) Base 0x4000.0000 Offset 0x008 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | RESEN | R/W | 0 | Watchdog Reset Enable The RESEN values are defined as follows: | | | | | | Value Description | | | | | | 0 Disabled. | | | | | | Enable the Watchdog module reset output. | | 0 | INTEN | R/W | 0 | Watchdog Interrupt Enable | #### Value Description The INTEN values are defined as follows: - Interrupt event disabled (once this bit is set, it can only be cleared by a hardware reset). - 1 Interrupt event enabled. Once enabled, all writes are ignored. # Register 4: Watchdog Interrupt Clear (WDTICR), offset 0x00C This register is the interrupt clear register. A write of any value to this register clears the Watchdog interrupt and reloads the 32-bit counter from the **WDTLOAD** register. Value for a read or reset is indeterminate. #### Watchdog Interrupt Clear (WDTICR) Base 0x4000.0000 Offset 0x00C Type WO, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|-----------|------|-------|--------------------------| | 31:0 | WDTIntClr | WO | - | Watchdog Interrupt Clear | ## Register 5: Watchdog Raw Interrupt Status (WDTRIS), offset 0x010 This register is the raw interrupt status register. Watchdog interrupt events can be monitored via this register if the controller interrupt is masked. #### Watchdog Raw Interrupt Status (WDTRIS) Base 0x4000.0000 Offset 0x010 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | WDTRIS | RO | 0 | Watchdog Raw Interrupt Status | Gives the raw interrupt state (prior to masking) of WDTINTR. ## Register 6: Watchdog Masked Interrupt Status (WDTMIS), offset 0x014 This register is the masked interrupt status register. The value of this register is the logical AND of the raw interrupt bit and the Watchdog interrupt enable bit. #### Watchdog Masked Interrupt Status (WDTMIS) Base 0x4000.0000 Offset 0x014 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | WDTMIS | RO | 0 | Watchdog Masked Interrupt Status | Gives the masked interrupt state (after masking) of the WDTINTR interrupt. # Register 7: Watchdog Test (WDTTEST), offset 0x418 This register provides user-enabled stalling when the microcontroller asserts the CPU halt flag during debug. #### Watchdog Test (WDTTEST) Base 0x4000.0000 Offset 0x418 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 8 | STALL | R/W | 0 | Watchdog Stall Enable | | | | | | When set to 1, if the Stellaris <sup>®</sup> microcontroller is stopped with a debugger, the watchdog timer stops counting. Once the microcontroller is restarted, the watchdog timer resumes counting. | | 7:0 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 8: Watchdog Lock (WDTLOCK), offset 0xC00 Writing 0x1ACC.E551 to the **WDTLOCK** register enables write access to all other registers. Writing any other value to the **WDTLOCK** register re-enables the locked state for register writes to all the other registers. Reading the **WDTLOCK** register returns the lock status rather than the 32-bit value written. Therefore, when write accesses are disabled, reading the **WDTLOCK** register returns 0x0000.0001 (when locked; otherwise, the returned value is 0x0000.0000 (unlocked)). #### Watchdog Lock (WDTLOCK) Base 0x4000.0000 Offset 0xC00 Type R/W, reset 0x0000.0000 A write of the value 0x1ACC.E551 unlocks the watchdog registers for write access. A write of any other value reapplies the lock, preventing any register updates. A read of this register returns the following values: Value Description 0x0000.0001 Locked 0x0000.0000 Unlocked # Register 9: Watchdog Peripheral Identification 4 (WDTPeriphID4), offset 0xFD0 The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 4 (WDTPeriphID4) Base 0x4000.0000 Offset 0xFD0 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID4 | RO | 0x00 | WDT Peripheral ID Register[7:0] | # Register 10: Watchdog Peripheral Identification 5 (WDTPeriphID5), offset 0xFD4 The **WDTPeriphIDn** registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 5 (WDTPeriphID5) Base 0x4000.0000 Offset 0xFD4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID5 | RO | 0x00 | WDT Peripheral ID Register[15:8] | # Register 11: Watchdog Peripheral Identification 6 (WDTPeriphID6), offset 0xFD8 The **WDTPeriphIDn** registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 6 (WDTPeriphID6) Base 0x4000.0000 Offset 0xFD8 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID6 | RO | 0x00 | WDT Peripheral ID Register[23:16] | # Register 12: Watchdog Peripheral Identification 7 (WDTPeriphID7), offset 0xFDC The **WDTPeriphIDn** registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 7 (WDTPeriphID7) Base 0x4000.0000 Offset 0xFDC Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID7 | RO | 0x00 | WDT Peripheral ID Register[31:24] | # Register 13: Watchdog Peripheral Identification 0 (WDTPeriphID0), offset 0xFE0 The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 0 (WDTPeriphID0) Base 0x4000.0000 Offset 0xFE0 Type RO, reset 0x0000.0005 | | | _ | | | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit/Field | Name | Туре | Reset | Description | | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID0 | RO | 0x05 | Watchdog Peripheral ID Register[7:0] | ## Register 14: Watchdog Peripheral Identification 1 (WDTPeriphID1), offset 0xFE4 The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 1 (WDTPeriphID1) Base 0x4000.0000 Offset 0xFE4 Type RO, reset 0x0000.0018 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID1 | RO | 0x18 | Watchdog Peripheral ID Register[15:8] | # Register 15: Watchdog Peripheral Identification 2 (WDTPeriphID2), offset 0xFE8 The **WDTPeriphIDn** registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 2 (WDTPeriphID2) Base 0x4000.0000 Offset 0xFE8 Type RO, reset 0x0000.0018 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID2 | RO | 0x18 | Watchdog Peripheral ID Register[23:16] | ## Register 16: Watchdog Peripheral Identification 3 (WDTPeriphID3), offset 0xFEC The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 3 (WDTPeriphID3) Base 0x4000.0000 Offset 0xFEC Type RO, reset 0x0000.0001 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID3 | RO | 0x01 | Watchdog Peripheral ID Register[31:24] | # Register 17: Watchdog PrimeCell Identification 0 (WDTPCellID0), offset 0xFF0 The WDTPCellIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog PrimeCell Identification 0 (WDTPCellID0) Base 0x4000.0000 Offset 0xFF0 Type RO, reset 0x0000.000D | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID0 | RO | 0x0D | Watchdog PrimeCell ID Register[7:0] | # Register 18: Watchdog PrimeCell Identification 1 (WDTPCellID1), offset 0xFF4 The WDTPCellIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog PrimeCell Identification 1 (WDTPCellID1) Base 0x4000.0000 Offset 0xFF4 Type RO, reset 0x0000.00F0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID1 | RO | 0xF0 | Watchdog PrimeCell ID Register[15:8] | # Register 19: Watchdog PrimeCell Identification 2 (WDTPCellID2), offset 0xFF8 The WDTPCellIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog PrimeCell Identification 2 (WDTPCellID2) Base 0x4000.0000 Offset 0xFF8 Type RO, reset 0x0000.0005 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID2 | RO | 0x05 | Watchdog PrimeCell ID Register[23:16] | # Register 20: Watchdog PrimeCell Identification 3 (WDTPCellID3), offset 0xFFC The WDTPCellIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog PrimeCell Identification 3 (WDTPCellID3) Base 0x4000.0000 Offset 0xFFC Type RO, reset 0x0000.00B1 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID3 | RO | 0xB1 | Watchdog PrimeCell ID Register[31:24] | # 11 Universal Asynchronous Receivers/Transmitters (UARTs) The Stellaris<sup>®</sup> Universal Asynchronous Receiver/Transmitter (UART) provides fully programmable, 16C550-type serial interface characteristics. The LM3S6100 controller is equipped with one UART module. The UART has the following features: - Separate transmit and receive FIFOs - Programmable FIFO length, including 1-byte deep operation providing conventional double-buffered interface - FIFO trigger levels of 1/8, 1/4, 1/2, 3/4, and 7/8 - Programmable baud-rate generator allowing rates up to 1.5625 Mbps - Standard asynchronous communication bits for start, stop, and parity - False start bit detection - Line-break generation and detection - Fully programmable serial interface characteristics: - 5, 6, 7, or 8 data bits - Even, odd, stick, or no-parity bit generation/detection - 1 or 2 stop bit generation - IrDA serial-IR (SIR) encoder/decoder providing: - Programmable use of IrDA Serial Infrared (SIR) or UART input/output - Support of IrDA SIR encoder/decoder functions for data rates up to 115.2 Kbps half-duplex - Support of normal 3/16 and low-power (1.41-2.23 µs) bit durations - Programmable internal clock generator enabling division of reference clock by 1 to 256 for low-power mode bit duration # 11.1 Block Diagram Figure 11-1. UART Module Block Diagram # 11.2 Functional Description Each Stellaris<sup>®</sup> UART performs the functions of parallel-to-serial and serial-to-parallel conversions. It is similar in functionality to a 16C550 UART, but is not register compatible. The UART is configured for transmit and/or receive via the TXE and RXE bits of the **UART Control** (**UARTCTL**) register (see page 254). Transmit and receive are both enabled out of reset. Before any control registers are programmed, the UART must be disabled by clearing the UARTEN bit in **UARTCTL**. If the UART is disabled during a TX or RX operation, the current transaction is completed prior to the UART stopping. The UART peripheral also includes a serial IR (SIR) encoder/decoder block that can be connected to an infrared transceiver to implement an IrDA SIR physical layer. The SIR function is programmed using the UARTCTL register. ### 11.2.1 Transmit/Receive Logic The transmit logic performs parallel-to-serial conversion on the data read from the transmit FIFO. The control logic outputs the serial bit stream beginning with a start bit, and followed by the data bits (LSB first), parity bit, and the stop bits according to the programmed configuration in the control registers. See Figure 11-2 on page 237 for details. The receive logic performs serial-to-parallel conversion on the received bit stream after a valid start pulse has been detected. Overrun, parity, frame error checking, and line-break detection are also performed, and their status accompanies the data that is written to the receive FIFO. Figure 11-2. UART Character Frame #### 11.2.2 Baud-Rate Generation The baud-rate divisor is a 22-bit number consisting of a 16-bit integer and a 6-bit fractional part. The number formed by these two values is used by the baud-rate generator to determine the bit period. Having a fractional baud-rate divider allows the UART to generate all the standard baud rates. The 16-bit integer is loaded through the **UART Integer Baud-Rate Divisor (UARTIBRD)** register (see page 250) and the 6-bit fractional part is loaded with the **UART Fractional Baud-Rate Divisor (UARTFBRD)** register (see page 251). The baud-rate divisor (BRD) has the following relationship to the system clock (where *BRDI* is the integer part of the *BRD* and *BRDF* is the fractional part, separated by a decimal place.) ``` BRD = BRDI + BRDF = UARTSysClk / (16 * Baud Rate) ``` where UARTSysClk is the system clock connected to the UART. The 6-bit fractional number (that is to be loaded into the DIVFRAC bit field in the **UARTFBRD** register) can be calculated by taking the fractional part of the baud-rate divisor, multiplying it by 64, and adding 0.5 to account for rounding errors: ``` UARTFBRD[DIVFRAC] = integer(BRDF * 64 + 0.5) ``` The UART generates an internal baud-rate reference clock at 16x the baud-rate (referred to as Baud16). This reference clock is divided by 16 to generate the transmit clock, and is used for error detection during receive operations. Along with the **UART Line Control**, **High Byte (UARTLCRH)** register (see page 252), the **UARTIBRD** and **UARTFBRD** registers form an internal 30-bit register. This internal register is only updated when a write operation to **UARTLCRH** is performed, so any changes to the baud-rate divisor must be followed by a write to the **UARTLCRH** register for the changes to take effect. To update the baud-rate registers, there are four possible sequences: - UARTIBRD write, UARTFBRD write, and UARTLCRH write - UARTFBRD write, UARTIBRD write, and UARTLCRH write - UARTIBRD write and UARTLCRH write - UARTFBRD write and UARTLCRH write #### 11.2.3 Data Transmission Data received or transmitted is stored in two 16-byte FIFOs, though the receive FIFO has an extra four bits per character for status information. For transmission, data is written into the transmit FIFO. If the UART is enabled, it causes a data frame to start transmitting with the parameters indicated in the **UARTLCRH** register. Data continues to be transmitted until there is no data left in the transmit FIFO. The BUSY bit in the **UART Flag (UARTFR)** register (see page 247) is asserted as soon as data is written to the transmit FIFO (that is, if the FIFO is non-empty) and remains asserted while data is being transmitted. The BUSY bit is negated only when the transmit FIFO is empty, and the last character has been transmitted from the shift register, including the stop bits. The UART can indicate that it is busy even though the UART may no longer be enabled. When the receiver is idle (the UnRx is continuously 1) and the data input goes Low (a start bit has been received), the receive counter begins running and data is sampled on the eighth cycle of Baud16 (described in "Transmit/Receive Logic" on page 236). The start bit is valid if UnRx is still low on the eighth cycle of Baud16, otherwise a false start bit is detected and it is ignored. Start bit errors can be viewed in the **UART Receive Status (UARTRSR)** register (see page 245). If the start bit was valid, successive data bits are sampled on every 16th cycle of Baud16 (that is, one bit period later) according to the programmed length of the data characters. The parity bit is then checked if parity mode was enabled. Data length and parity are defined in the **UARTLCRH** register. Lastly, a valid stop bit is confirmed if UnRx is High, otherwise a framing error has occurred. When a full word is received, the data is stored in the receive FIFO, with any error bits associated with that word. #### 11.2.4 Serial IR (SIR) The UART peripheral includes an IrDA serial-IR (SIR) encoder/decoder block. The IrDA SIR block provides functionality that converts between an asynchronous UART data stream, and half-duplex serial SIR interface. No analog processing is performed on-chip. The role of the SIR block is to provide a digital encoded output, and decoded input to the UART. The UART signal pins can be connected to an infrared transceiver to implement an IrDA SIR physical layer link. The SIR block has two modes of operation: - In normal IrDA mode, a zero logic level is transmitted as high pulse of 3/16th duration of the selected baud rate bit period on the output pin, while logic one levels are transmitted as a static LOW signal. These levels control the driver of an infrared transmitter, sending a pulse of light for each zero. On the reception side, the incoming light pulses energize the photo transistor base of the receiver, pulling its output LOW. This drives the UART input pin LOW. - In low-power IrDA mode, the width of the transmitted infrared pulse is set to three times the period of the internally generated IrLPBaud16 signal (1.63 μs, assuming a nominal 1.8432 MHz frequency) by changing the appropriate bit in the **UARTCR** register. See page 249 for more information on IrDA low-power pulse-duration configuration. Figure 11-3 on page 239 shows the UART transmit and receive signals, with and without IrDA modulation. Figure 11-3. IrDA Data Modulation In both normal and low-power IrDA modes: - During transmission, the UART data bit is used as the base for encoding - During reception, the decoded bits are transferred to the UART receive logic The IrDA SIR physical layer specifies a half-duplex communication link, with a minimum 10 ms delay between transmission and reception. This delay must be generated by software because it is not automatically supported by the UART. The delay is required because the infrared receiver electronics might become biased, or even saturated from the optical power coupled from the adjacent transmitter LED. This delay is known as latency, or receiver setup time. #### 11.2.5 FIFO Operation The UART has two 16-entry FIFOs; one for transmit and one for receive. Both FIFOs are accessed via the **UART Data (UARTDR)** register (see page 243). Read operations of the **UARTDR** register return a 12-bit value consisting of 8 data bits and 4 error flags while write operations place 8-bit data in the transmit FIFO. Out of reset, both FIFOs are disabled and act as 1-byte-deep holding registers. The FIFOs are enabled by setting the FEN bit in **UARTLCRH** (page 252). FIFO status can be monitored via the **UART Flag (UARTFR)** register (see page 247) and the **UART Receive Status (UARTRSR)** register. Hardware monitors empty, full and overrun conditions. The **UARTFR** register contains empty and full flags (TXFE, TXFF, RXFE, and RXFF bits) and the **UARTRSR** register shows overrun status via the OE bit. The trigger points at which the FIFOs generate interrupts is controlled via the **UART Interrupt FIFO Level Select (UARTIFLS)** register (see page 256). Both FIFOs can be individually configured to trigger interrupts at different levels. Available configurations include 1/8, ½, ½, ¾, and 7/8. For example, if the ¼ option is selected for the receive FIFO, the UART generates a receive interrupt after 4 data bytes are received. Out of reset, both FIFOs are configured to trigger an interrupt at the ½ mark. ## 11.2.6 Interrupts The UART can generate interrupts when the following conditions are observed: - Overrun Error - Break Error - Parity Error - Framing Error - Receive Timeout - Transmit (when condition defined in the TXIFLSEL bit in the UARTIFLS register is met) - Receive (when condition defined in the RXIFLSEL bit in the UARTIFLS register is met) All of the interrupt events are ORed together before being sent to the interrupt controller, so the UART can only generate a single interrupt request to the controller at any given time. Software can service multiple interrupt events in a single interrupt service routine by reading the **UART Masked Interrupt Status (UARTMIS)** register (see page 261). The interrupt events that can trigger a controller-level interrupt are defined in the **UART Interrupt Mask (UARTIM**) register (see page 258) by setting the corresponding IM bit to 1. If interrupts are not used, the raw interrupt status is always visible via the **UART Raw Interrupt Status (UARTRIS)** register (see page 260). Interrupts are always cleared (for both the **UARTMIS** and **UARTRIS** registers) by setting the corresponding bit in the **UART Interrupt Clear (UARTICR)** register (see page 262). The receive timeout interrupt is asserted when the receive FIFO is not empty, and no further data is received over a 32-bit period. The receive timeout interrupt is cleared either when the FIFO becomes empty through reading all the data (or by reading the holding register), or when a 1 is written to the corresponding bit in the **UARTICR** register. #### 11.2.7 Loopback Operation The UART can be placed into an internal loopback mode for diagnostic or debug work. This is accomplished by setting the LBE bit in the **UARTCTL** register (see page 254). In loopback mode, data transmitted on UnTx is received on the UnRx input. #### 11.2.8 IrDA SIR block The IrDA SIR block contains an IrDA serial IR (SIR) protocol encoder/decoder. When enabled, the SIR block uses the $\mathtt{UnTx}$ and $\mathtt{UnRx}$ pins for the SIR protocol, which should be connected to an IR transceiver. The SIR block can receive and transmit, but it is only half-duplex so it cannot do both at the same time. Transmission must be stopped before data can be received. The IrDA SIR physical layer specifies a minimum 10-ms delay between transmission and reception. # 11.3 Initialization and Configuration To use the UART, the peripheral clock must be enabled by setting the UARTO bit in the **RCGC1** register. This section discusses the steps that are required to use a UART module. For this example, the UART clock is assumed to be 20 MHz and the desired UART configuration is: - 115200 baud rate - Data length of 8 bits - One stop bit - No parity - FIFOs disabled - No interrupts The first thing to consider when programming the UART is the baud-rate divisor (BRD), since the **UARTIBRD** and **UARTFBRD** registers must be written before the **UARTLCRH** register. Using the equation described in "Baud-Rate Generation" on page 237, the BRD can be calculated: ``` BRD = 20,000,000 / (16 * 115,200) = 10.8507 ``` which means that the DIVINT field of the **UARTIBRD** register (see page 250) should be set to 10. The value to be loaded into the **UARTFBRD** register (see page 251) is calculated by the equation: ``` UARTFBRD[DIVFRAC] = integer(0.8507 * 64 + 0.5) = 54 ``` With the BRD values in hand, the UART configuration is written to the module in the following order: - 1. Disable the UART by clearing the UARTEN bit in the **UARTCTL** register. - Write the integer portion of the BRD to the UARTIBRD register. - 3. Write the fractional portion of the BRD to the **UARTFBRD** register. - **4.** Write the desired serial parameters to the **UARTLCRH** register (in this case, a value of 0x0000.0060). - 5. Enable the UART by setting the UARTEN bit in the UARTCTL register. # 11.4 Register Map Table 11-1 on page 241 lists the UART registers. The offset listed is a hexadecimal increment to the register's address, relative to that UART's base address: UART0: 0x4000.C000 Note: The UART must be disabled (see the UARTEN bit in the **UARTCTL** register on page 254) before any of the control registers are reprogrammed. When the UART is disabled during a TX or RX operation, the current transaction is completed prior to the UART stopping. Table 11-1. UART Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|-----------------|------|-------------|-----------------------------------|-------------| | 0x000 | UARTDR | R/W | 0x0000.0000 | UART Data | 243 | | 0x004 | UARTRSR/UARTECR | R/W | 0x0000.0000 | UART Receive Status/Error Clear | 245 | | 0x018 | UARTFR | RO | 0x0000.0090 | UART Flag | 247 | | 0x020 | UARTILPR | R/W | 0x0000.0000 | UART IrDA Low-Power Register | 249 | | 0x024 | UARTIBRD | R/W | 0x0000.0000 | UART Integer Baud-Rate Divisor | 250 | | 0x028 | UARTFBRD | R/W | 0x0000.0000 | UART Fractional Baud-Rate Divisor | 251 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|---------------|------|-------------|----------------------------------|-------------| | 0x02C | UARTLCRH | R/W | 0x0000.0000 | UART Line Control | 252 | | 0x030 | UARTCTL | R/W | 0x0000.0300 | UART Control | 254 | | 0x034 | UARTIFLS | R/W | 0x0000.0012 | UART Interrupt FIFO Level Select | 256 | | 0x038 | UARTIM | R/W | 0x0000.0000 | UART Interrupt Mask | 258 | | 0x03C | UARTRIS | RO | 0x0000.000F | UART Raw Interrupt Status | 260 | | 0x040 | UARTMIS | RO | 0x0000.0000 | UART Masked Interrupt Status | 261 | | 0x044 | UARTICR | W1C | 0x0000.0000 | UART Interrupt Clear | 262 | | 0xFD0 | UARTPeriphID4 | RO | 0x0000.0000 | UART Peripheral Identification 4 | 264 | | 0xFD4 | UARTPeriphID5 | RO | 0x0000.0000 | UART Peripheral Identification 5 | 265 | | 0xFD8 | UARTPeriphID6 | RO | 0x0000.0000 | UART Peripheral Identification 6 | 266 | | 0xFDC | UARTPeriphID7 | RO | 0x0000.0000 | UART Peripheral Identification 7 | 267 | | 0xFE0 | UARTPeriphID0 | RO | 0x0000.0011 | UART Peripheral Identification 0 | 268 | | 0xFE4 | UARTPeriphID1 | RO | 0x0000.0000 | UART Peripheral Identification 1 | 269 | | 0xFE8 | UARTPeriphID2 | RO | 0x0000.0018 | UART Peripheral Identification 2 | 270 | | 0xFEC | UARTPeriphID3 | RO | 0x0000.0001 | UART Peripheral Identification 3 | 271 | | 0xFF0 | UARTPCellID0 | RO | 0x0000.000D | UART PrimeCell Identification 0 | 272 | | 0xFF4 | UARTPCellID1 | RO | 0x0000.00F0 | UART PrimeCell Identification 1 | 273 | | 0xFF8 | UARTPCellID2 | RO | 0x0000.0005 | UART PrimeCell Identification 2 | 274 | | 0xFFC | UARTPCellID3 | RO | 0x0000.00B1 | UART PrimeCell Identification 3 | 275 | # 11.5 Register Descriptions The remainder of this section lists and describes the UART registers, in numerical order by address offset. #### Register 1: UART Data (UARTDR), offset 0x000 This register is the data register (the interface to the FIFOs). When FIFOs are enabled, data written to this location is pushed onto the transmit FIFO. If FIFOs are disabled, data is stored in the transmitter holding register (the bottom word of the transmit FIFO). A write to this register initiates a transmission from the UART. For received data, if the FIFO is enabled, the data byte and the 4-bit status (break, frame, parity, and overrun) is pushed onto the 12-bit wide receive FIFO. If FIFOs are disabled, the data byte and status are stored in the receiving holding register (the bottom word of the receive FIFO). The received data can be retrieved by reading this register. #### **UART Data (UARTDR)** UART0 base: 0x4000.C000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11 | OE | RO | 0 | UART Overrun Error | | | | | | The OE values are defined as follows: | | | | | | Value Description | | | | | | 0 There has been no data loss due to a FIFO overrun. | | | | | | New data was received when the FIFO was full, resulting in data loss. | | 10 | BE | RO | 0 | UART Break Error | | | | | | This bit is set to 1 when a break condition is detected, indicating that the receive data input was held Low for longer than a full-word transmission time (defined as start, data, parity, and stop bits). | | | | | | In FIFO mode, this error is associated with the character at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character is only enabled after the received data input goes to a 1 (marking state) and the next valid start bit is received. | | 9 | PE | RO | 0 | UART Parity Error | | | | | | This bit is set to 1 when the parity of the received data character does | the FIFO. not match the parity defined by bits 2 and 7 of the **UARTLCRH** register. In FIFO mode, this error is associated with the character at the top of | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|-------------------------------------------------------------------------------------------------------------------| | 8 | FE | RO | 0 | UART Framing Error | | | | | | This bit is set to 1 when the received character does not have a valid stop bit (a valid stop bit is 1). | | 7:0 | DATA | R/W | 0 | Data Transmitted or Received | | | | | | When written, the data that is to be transmitted via the UART. When read, the data that was received by the UART. | # Register 2: UART Receive Status/Error Clear (UARTRSR/UARTECR), offset 0x004 The **UARTRSR/UARTECR** register is the receive status register/error clear register. In addition to the **UARTDR** register, receive status can also be read from the **UARTRSR** register. If the status is read from this register, then the status information corresponds to the entry read from **UARTDR** prior to reading **UARTRSR**. The status information for overrun is set immediately when an overrun condition occurs. The **UARTRSR** register cannot be written. Type Reset A write of any value to the **UARTECR** register clears the framing, parity, break, and overrun errors. All the bits are cleared to 0 on reset. #### Read-Only Receive Status (UARTRSR) Register Name UART Receive Status/Error Clear (UARTRSR/UARTECR) UART0 base: 0x4000.C000 Offset 0x004 Bit/Field Type RO, reset 0x0000.0000 31 30 29 28 | | | ,, | | · | |------|----------|----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | OE | RO | 0 | UART Overrun Error | | | | | | When this bit is set to 1, data is received and the FIFO is already full. This bit is cleared to 0 by a write to <b>UARTECR</b> . | | | | | | The FIFO contents remain valid since no further data is written when the FIFO is full, only the contents of the shift register are overwritten. The CPU must now read the data in order to empty the FIFO. | | 2 | BE | RO | 0 | UART Break Error | Description This bit is set to 1 when a break condition is detected, indicating that the received data input was held Low for longer than a full-word transmission time (defined as start, data, parity, and stop bits). This bit is cleared to 0 by a write to **UARTECR**. In FIFO mode, this error is associated with the character at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character is only enabled after the receive data input goes to a 1 (marking state) and the next valid start bit is received. | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PE | RO | 0 | UART Parity Error | | | | | | This bit is set to 1 when the parity of the received data character does not match the parity defined by bits 2 and 7 of the <b>UARTLCRH</b> register. | | | | | | This bit is cleared to 0 by a write to <b>UARTECR</b> . | | 0 | FE | RO | 0 | UART Framing Error | | | | | | This bit is set to 1 when the received character does not have a valid | stop bit (a valid stop bit is 1). This bit is cleared to 0 by a write to **UARTECR**. In FIFO mode, this error is associated with the character at the top of the FIFO. #### Write-Only Error Clear (UARTECR) Register UART Receive Status/Error Clear (UARTRSR/UARTECR) UART0 base: 0x4000.C000 Offset 0x004 Type WO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | WO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DATA | WO | 0 | Error Clear | A write to this register of any data clears the framing, parity, break, and overrun flags. # Register 3: UART Flag (UARTFR), offset 0x018 The UARTFR register is the flag register. After reset, the TXFF, RXFF, and BUSY bits are 0, and TXFE and RXFE bits are 1. #### UART Flag (UARTFR) UART0 base: 0x4000.C000 Offset 0x018 Type RO, reset 0x0000.0090 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7 | TXFE | RO | 1 | UART Transmit FIFO Empty | | | | | | The meaning of this bit depends on the state of the ${\tt FEN}$ bit in the ${\tt UARTLCRH}$ register. | | | | | | If the FIFO is disabled (FEN is 0), this bit is set when the transmit holding register is empty. | | | | | | If the FIFO is enabled (FEN is 1), this bit is set when the transmit FIFO is empty. | | 6 | RXFF | RO | 0 | UART Receive FIFO Full | | | | | | The meaning of this bit depends on the state of the ${\tt FEN}$ bit in the ${\tt UARTLCRH}$ register. | | | | | | If the FIFO is disabled, this bit is set when the receive holding register is full. | | | | | | If the FIFO is enabled, this bit is set when the receive FIFO is full. | | 5 | TXFF | RO | 0 | UART Transmit FIFO Full | | | | | | The meaning of this bit depends on the state of the ${\tt FEN}$ bit in the ${\tt UARTLCRH}$ register. | | | | | | If the FIFO is disabled, this bit is set when the transmit holding register is full. | | | | | | If the FIFO is enabled, this bit is set when the transmit FIFO is full. | | 4 | RXFE | RO | 1 | UART Receive FIFO Empty | | | | | | The meaning of this bit depends on the state of the FEN bit in the <b>UARTLCRH</b> register. | | | | | | If the FIFO is disabled, this bit is set when the receive holding register is empty. | | | | | | If the FIFO is enabled, this bit is set when the receive FIFO is empty. | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | BUSY | RO | 0 | UART Busy | | | | | | When this bit is 1, the UART is busy transmitting data. This bit remains set until the complete byte, including all stop bits, has been sent from the shift register. | | | | | | This bit is set as soon as the transmit FIFO becomes non-empty (regardless of whether UART is enabled). | | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | #### Register 4: UART IrDA Low-Power Register (UARTILPR), offset 0x020 The **UARTILPR** register is an 8-bit read/write register that stores the low-power counter divisor value used to derive the low-power SIR pulse width clock by dividing down the system clock (SysClk). All the bits are cleared to 0 when reset. The internal IrlpBaud16 clock is generated by dividing down SysClk according to the low-power divisor value written to **UARTILPR**. The duration of SIR pulses generated when low-power mode is enabled is three times the period of the IrlpBaud16 clock. The low-power divisor value is calculated as follows: ILPDVSR = SysClk / F<sub>IrLPBaud16</sub> where $F_{IrLPBaud16}$ is nominally 1.8432 MHz. You must choose the divisor so that $1.42\,\mathrm{MHz} < \mathrm{F}_{\mathtt{IrlPBaud16}} < 2.12\,\mathrm{MHz}$ , which results in a low-power pulse duration of $1.41-2.11\,\mu s$ (three times the period of $\mathtt{IrlPBaud16}$ ). The minimum frequency of $\mathtt{IrlPBaud16}$ ensures that pulses less than one period of $\mathtt{IrlPBaud16}$ are rejected, but that pulses greater than $1.4\,\mu s$ are accepted as valid pulses. Note: Zero is an illegal value. Programming a zero value results in no IrLPBaud16 pulses being generated. #### UART IrDA Low-Power Register (UARTILPR) UART0 base: 0x4000.C000 Offset 0x020 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | ILPDVSR | R/W | 0x00 | IrDA Low-Power Divisor | This is an 8-bit low-power divisor value. # Register 5: UART Integer Baud-Rate Divisor (UARTIBRD), offset 0x024 The **UARTIBRD** register is the integer part of the baud-rate divisor value. All the bits are cleared on reset. The minimum possible divide ratio is 1 (when **UARTIBRD**=0), in which case the **UARTFBRD** register is ignored. When changing the **UARTIBRD** register, the new value does not take effect until transmission/reception of the current character is complete. Any changes to the baud-rate divisor must be followed by a write to the **UARTLCRH** register. See "Baud-Rate Generation" on page 237 for configuration details. #### UART Integer Baud-Rate Divisor (UARTIBRD) UART0 base: 0x4000.C000 Offset 0x024 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | DIVINT | R/W | 0x0000 | Integer Baud-Rate Divisor | #### Register 6: UART Fractional Baud-Rate Divisor (UARTFBRD), offset 0x028 The **UARTFBRD** register is the fractional part of the baud-rate divisor value. All the bits are cleared on reset. When changing the **UARTFBRD** register, the new value does not take effect until transmission/reception of the current character is complete. Any changes to the baud-rate divisor must be followed by a write to the **UARTLCRH** register. See "Baud-Rate Generation" on page 237 for configuration details. #### UART Fractional Baud-Rate Divisor (UARTFBRD) UART0 base: 0x4000.C000 Offset 0x028 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:0 | DIVFRAC | R/W | 0x000 | Fractional Baud-Rate Divisor | # Register 7: UART Line Control (UARTLCRH), offset 0x02C The **UARTLCRH** register is the line control register. Serial parameters such as data length, parity, and stop bit selection are implemented in this register. When updating the baud-rate divisor (UARTIBRD and/or UARTIFRD), the UARTLCRH register must also be written. The write strobe for the baud-rate divisor registers is tied to the UARTLCRH register. #### UART Line Control (UARTLCRH) UART0 base: 0x4000.C000 Offset 0x02C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7 | SPS | R/W | 0 | UART Stick Parity Select | | | | | | When bits 1, 2, and 7 of <b>UARTLCRH</b> are set, the parity bit is transmitted and checked as a 0. When bits 1 and 7 are set and 2 is cleared, the parity bit is transmitted and checked as a 1. | | | | | | When this bit is cleared, stick parity is disabled. | | 6:5 | WLEN | R/W | 0 | UART Word Length | | | | | | The bits indicate the number of data bits transmitted or received in a frame as follows: | | | | | | Value Description | | | | | | 0x3 8 bits | | | | | | 0x2 7 bits | | | | | | 0x1 6 bits | | | | | | 0x0 5 bits (default) | | 4 | FEN | R/W | 0 | UART Enable FIFOs | | | | | | If this bit is set to 1, transmit and receive FIFO buffers are enabled (FIFO mode). | | | | | | When cleared to 0, FIFOs are disabled (Character mode). The FIFOs become 1-byte-deep holding registers. | | 3 | STP2 | R/W | 0 | UART Two Stop Bits Select | | | | | | If this bit is set to 1, two stop bits are transmitted at the end of a frame. The receive logic does not check for two stop bits being received. | | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | EPS | R/W | 0 | UART Even Parity Select | | | | | | If this bit is set to 1, even parity generation and checking is performed during transmission and reception, which checks for an even number of 1s in data and parity bits. | | | | | | When cleared to 0, then odd parity is performed, which checks for an odd number of 1s. | | | | | | This bit has no effect when parity is disabled by the ${\tt PEN}$ bit. | | 1 | PEN | R/W | 0 | UART Parity Enable | | | | | | If this bit is set to 1, parity checking and generation is enabled; otherwise, parity is disabled and no parity bit is added to the data frame. | | 0 | BRK | R/W | 0 | UART Send Break | | | | | | If this bit is set to 1, a Low level is continually output on the ${\tt UnTX}$ output, after completing transmission of the current character. For the proper execution of the break command, the software must set this bit for at least two frames (character periods). For normal use, this bit must be cleared to 0. | ### Register 8: UART Control (UARTCTL), offset 0x030 The **UARTCTL** register is the control register. All the bits are cleared on reset except for the Transmit Enable (TXE) and Receive Enable (RXE) bits, which are set to 1. To enable the UART module, the UARTEN bit must be set to 1. If software requires a configuration change in the module, the UARTEN bit must be cleared before the configuration changes are written. If the UART is disabled during a transmit or receive operation, the current transaction is completed prior to the UART stopping. Note: The UARTCTL register should not be changed while the UART is enabled or else the results are unpredictable. The following sequence is recommended for making changes to the UARTCTL register. - Disable the UART. - 2. Wait for the end of transmission or reception of the current character. - 3. Flush the transmit FIFO by disabling bit 4 (FEN) in the line control register (UARTLCRH). - Reprogram the control register. - Enable the UART. #### **UART Control (UARTCTL)** UART0 base: 0x4000.C000 Offset 0x030 Type R/W, reset 0x0000.0300 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 9 | RXE | R/W | 1 | UART Receive Enable | | | | | | If this bit is set to 1, the receive section of the UART is enabled. When the UART is disabled in the middle of a receive, it completes the current character before stopping. | | | | | | Note: To enable reception, the UARTEN bit must also be set. | | 8 | TXE | R/W | 1 | UART Transmit Enable | If this bit is set to 1, the transmit section of the UART is enabled. When the UART is disabled in the middle of a transmission, it completes the current character before stopping. Note: To enable transmission, the UARTEN bit must also be set. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | LBE | R/W | 0 | UART Loop Back Enable | | | | | | If this bit is set to 1, the ${\tt UnTX}$ path is fed through the ${\tt UnRX}$ path. | | 6:3 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | SIRLP | R/W | 0 | UART SIR Low Power Mode | | | | | | This bit selects the IrDA encoding mode. If this bit is cleared to 0, low-level bits are transmitted as an active High pulse with a width of 3/16th of the bit period. If this bit is set to 1, low-level bits are transmitted with a pulse width which is 3 times the period of the IrLPBaud16 input signal, regardless of the selected bit rate. Setting this bit uses less power, but might reduce transmission distances. See page 249 for more information. | | 1 | SIREN | R/W | 0 | UART SIR Enable | | | | | | If this bit is set to 1, the IrDA SIR block is enabled, and the UART will transmit and receive data using SIR protocol. | | 0 | UARTEN | R/W | 0 | UART Enable | | | | | | If this bit is set to 1, the UART is enabled. When the UART is disabled in the middle of transmission or reception, it completes the current character before stopping. | ### Register 9: UART Interrupt FIFO Level Select (UARTIFLS), offset 0x034 The **UARTIFLS** register is the interrupt FIFO level select register. You can use this register to define the FIFO level at which the TXRIS and RXRIS bits in the **UARTRIS** register are triggered. The interrupts are generated based on a transition through a level rather than being based on the level. That is, the interrupts are generated when the fill level progresses through the trigger level. For example, if the receive trigger level is set to the half-way mark, the interrupt is triggered as the module is receiving the 9th character. Out of reset, the TXIFLSEL and RXIFLSEL bits are configured so that the FIFOs trigger an interrupt at the half-way mark. #### UART Interrupt FIFO Level Select (UARTIFLS) UART0 base: 0x4000.C000 Offset 0x034 Type R/W, reset 0x0000.0012 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:3 | RXIFLSEL | R/W | 0x2 | UART Receive Interrupt FIFO Level Select | The trigger points for the receive interrupt are as follows: | Value | Description | |---------|----------------------------| | 0x0 | RX FIFO ≥ 1/8 full | | 0x1 | RX FIFO ≥ ¼ full | | 0x2 | RX FIFO ≥ ½ full (default) | | 0x3 | RX FIFO ≥ ¾ full | | 0x4 | RX FIFO ≥ 7/8 full | | 0x5-0x7 | Reserved | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------| | 2:0 | TXIFLSEL | R/W | 0x2 | UART Transmit Interrupt FIFO Level Select | | | | | | The trigger points for the transmit interrupt are as follows: | | | | | | Value Description | | | | | | 0x0 TX FIFO ≤ 1/8 full | | | | | | 0x1 TX FIFO ≤ ¼ full | | | | | | 0x2 TX FIFO ≤ ½ full (default) | | | | | | 0x3 TX FIFO ≤ ¾ full | | | | | | 0x4 TX FIFO ≤ 7/8 full | | | | | | 0x5-0x7 Reserved | ### Register 10: UART Interrupt Mask (UARTIM), offset 0x038 The **UARTIM** register is the interrupt mask set/clear register. On a read, this register gives the current value of the mask on the relevant interrupt. Writing a 1 to a bit allows the corresponding raw interrupt signal to be routed to the interrupt controller. Writing a 0 prevents the raw interrupt signal from being sent to the interrupt controller. #### UART Interrupt Mask (UARTIM) UART0 base: 0x4000.C000 Offset 0x038 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | OEIM | R/W | 0 | UART Overrun Error Interrupt Mask | | | | | | On a read, the current mask for the OEIM interrupt is returned. | | | | | | Setting this bit to 1 promotes the ${\tt OEIM}$ interrupt to the interrupt controller. | | 9 | BEIM | R/W | 0 | UART Break Error Interrupt Mask | | | | | | On a read, the current mask for the BEIM interrupt is returned. | | | | | | Setting this bit to 1 promotes the ${\tt BEIM}$ interrupt to the interrupt controller. | | 8 | PEIM | R/W | 0 | UART Parity Error Interrupt Mask | | | | | | On a read, the current mask for the PEIM interrupt is returned. | | | | | | Setting this bit to 1 promotes the ${\tt PEIM}$ interrupt to the interrupt controller. | | 7 | FEIM | R/W | 0 | UART Framing Error Interrupt Mask | | | | | | On a read, the current mask for the FEIM interrupt is returned. | | | | | | Setting this bit to 1 promotes the ${\tt FEIM}$ interrupt to the interrupt controller. | | 6 | RTIM | R/W | 0 | UART Receive Time-Out Interrupt Mask | | | | | | On a read, the current mask for the RTIM interrupt is returned. | | | | | | Setting this bit to 1 promotes the ${\tt RTIM}$ interrupt to the interrupt controller. | | 5 | TXIM | R/W | 0 | UART Transmit Interrupt Mask | | | | | | On a read, the current mask for the ${\tt TXIM}$ interrupt is returned. | | | | | | Setting this bit to 1 promotes the ${\tt TXIM}$ interrupt to the interrupt controller. | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | RXIM | R/W | 0 | UART Receive Interrupt Mask | | | | | | On a read, the current mask for the ${\tt RXIM}$ interrupt is returned. | | | | | | Setting this bit to 1 promotes the RXIM interrupt to the interrupt controller. | | 3:0 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 11: UART Raw Interrupt Status (UARTRIS), offset 0x03C The **UARTRIS** register is the raw interrupt status register. On a read, this register gives the current raw status value of the corresponding interrupt. A write has no effect. #### UART Raw Interrupt Status (UARTRIS) UART0 base: 0x4000.C000 Offset 0x03C Type RO, reset 0x0000.000F | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|------|----|----|----|----|----|------|------|----|----|----|----|----|----|----| | | | ' | | 1 | ' | 1 | | rese | rved | | | | | | | 1 | | Į l | | - DO | | | | | | | | | | | | | | | | Туре | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 1/ | 13 | 12 | 11 | 10 | ۵ | Ω | 7 | 6 | 5 | 1 | 3 | 2 | 1 | 0 | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----|----|----------|----|----|-------|-------|-------|-------|-------|-------|-------|----|------|------|----| | | | | reserved | | | OERIS | BERIS | PERIS | FERIS | RTRIS | TXRIS | RXRIS | | rese | rved | | | Туре | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | OERIS | RO | 0 | UART Overrun Error Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 9 | BERIS | RO | 0 | UART Break Error Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 8 | PERIS | RO | 0 | UART Parity Error Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 7 | FERIS | RO | 0 | UART Framing Error Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 6 | RTRIS | RO | 0 | UART Receive Time-Out Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 5 | TXRIS | RO | 0 | UART Transmit Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 4 | RXRIS | RO | 0 | UART Receive Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 3:0 | reserved | RO | 0xF | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 12: UART Masked Interrupt Status (UARTMIS), offset 0x040 The **UARTMIS** register is the masked interrupt status register. On a read, this register gives the current masked status value of the corresponding interrupt. A write has no effect. #### UART Masked Interrupt Status (UARTMIS) UART0 base: 0x4000.C000 Offset 0x040 Type RO, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|----------|---------|----------|---------|---------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|---------|------|------------|---------| | | | 1 | ' ' | | · | | | rese | rved | | | | | | | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | reserved | | | | | | | | | | | | | | | | | | | ı | reserved | | I | OEMIS | BEMIS | PEMIS | FEMIS | RTMIS | TXMIS | RXMIS | | rese | rved | | | Type | RO | RO | reserved | RO | RO | OEMIS<br>RO | BEMIS<br>RO | PEMIS<br>RO | FEMIS<br>RO | RTMIS<br>RO | TXMIS<br>RO | RXMIS<br>RO | RO | rese | rved<br>RO | RO | | Type<br>Reset | RO<br>0 | RO<br>0 | | RO<br>0 | RO<br>0 | | | | | | | | RO<br>0 | | | RO<br>0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | OEMIS | RO | 0 | UART Overrun Error Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 9 | BEMIS | RO | 0 | UART Break Error Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 8 | PEMIS | RO | 0 | UART Parity Error Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 7 | FEMIS | RO | 0 | UART Framing Error Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 6 | RTMIS | RO | 0 | UART Receive Time-Out Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 5 | TXMIS | RO | 0 | UART Transmit Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 4 | RXMIS | RO | 0 | UART Receive Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 3:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 13: UART Interrupt Clear (UARTICR), offset 0x044 The **UARTICR** register is the interrupt clear register. On a write of 1, the corresponding interrupt (both raw interrupt and masked interrupt, if enabled) is cleared. A write of 0 has no effect. #### UART Interrupt Clear (UARTICR) UART0 base: 0x4000.C000 Offset 0x044 Type W1C, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|----|----------|----|----|------|------|------|------|------|------|------|----|------|------|----| | | | 1 | , , | | | | | rese | rved | | | | | | | ' | | _ | | | | | | | | | | | | | | | | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ı | | 1 | | | | | | | | | | | | | | | | | | • | reserved | | | OEIC | BEIC | PEIC | FEIC | RTIC | TXIC | RXIC | | rese | rved | • | | | | | | | | | | | | | | | | | | | | Type | RO | RO | RO | RO | RO | W1C RO | RO | RO | RO | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | - | - | - | _ | - | - | - | - | - | - | - | - | - | - | - | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | OEIC | W1C | 0 | Overrun Error Interrupt Clear | | | | | | The OEIC values are defined as follows: | | | | | | Value Description | | | | | | 0 No effect on the interrupt. | | | | | | 1 Clears interrupt. | | 9 | BEIC | W1C | 0 | Break Error Interrupt Clear | | Ŭ | BEIO | Wio | Ŭ | The BEIC values are defined as follows: | | | | | | Value Description | | | | | | 0 No effect on the interrupt. | | | | | | 1 Clears interrupt. | | 8 | PEIC | W1C | 0 | Parity Error Interrupt Clear | | · · | . =.0 | | ŭ | The PEIC values are defined as follows: | | | | | | | | | | | | Value Description | | | | | | No effect on the interrupt. | | | | | | 1 Clears interrupt. | | 7 | FEIC | W1C | 0 | Framing Error Interrupt Clear | | | | | | The FEIC values are defined as follows: | | | | | | Value Description | | | | | | 0 No effect on the interrupt. | Clears interrupt. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | RTIC | W1C | 0 | Receive Time-Out Interrupt Clear The RTIC values are defined as follows: Value Description 0 No effect on the interrupt. 1 Clears interrupt. | | 5 | TXIC | W1C | 0 | Transmit Interrupt Clear The TXIC values are defined as follows: Value Description 0 No effect on the interrupt. 1 Clears interrupt. | | 4 | RXIC | W1C | 0 | Receive Interrupt Clear The RXIC values are defined as follows: Value Description 0 No effect on the interrupt. 1 Clears interrupt. | | 3:0 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | #### Register 14: UART Peripheral Identification 4 (UARTPeriphID4), offset 0xFD0 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 4 (UARTPeriphID4) UART0 base: 0x4000.C000 Offset 0xFD0 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID4 | RO | 0x0000 | UART Peripheral ID Register[7:0] | ### Register 15: UART Peripheral Identification 5 (UARTPeriphID5), offset 0xFD4 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. #### UART Peripheral Identification 5 (UARTPeriphID5) UART0 base: 0x4000.C000 Offset 0xFD4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID5 | RO | 0x0000 | UART Peripheral ID Register[15:8] | ### Register 16: UART Peripheral Identification 6 (UARTPeriphID6), offset 0xFD8 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 6 (UARTPeriphID6) UART0 base: 0x4000.C000 Offset 0xFD8 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID6 | RO | 0x0000 | UART Peripheral ID Register[23:16] | ### Register 17: UART Peripheral Identification 7 (UARTPeriphID7), offset 0xFDC The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. #### UART Peripheral Identification 7 (UARTPeriphID7) UART0 base: 0x4000.C000 Offset 0xFDC Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID7 | RO | 0x0000 | UART Peripheral ID Register[31:24] | ### Register 18: UART Peripheral Identification 0 (UARTPeriphID0), offset 0xFE0 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 0 (UARTPeriphID0) UART0 base: 0x4000.C000 Offset 0xFE0 Type RO, reset 0x0000.0011 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID0 | RO | 0x11 | UART Peripheral ID Register[7:0] | ### Register 19: UART Peripheral Identification 1 (UARTPeriphID1), offset 0xFE4 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 1 (UARTPeriphID1) UART0 base: 0x4000.C000 Offset 0xFE4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID1 | RO | 0x00 | UART Peripheral ID Register[15:8] | ### Register 20: UART Peripheral Identification 2 (UARTPeriphID2), offset 0xFE8 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 2 (UARTPeriphID2) UART0 base: 0x4000.C000 Offset 0xFE8 Type RO, reset 0x0000.0018 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID2 | RO | 0x18 | UART Peripheral ID Register[23:16] | ### Register 21: UART Peripheral Identification 3 (UARTPeriphID3), offset 0xFEC The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 3 (UARTPeriphID3) UART0 base: 0x4000.C000 Offset 0xFEC Type RO, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID3 | RO | 0x01 | UART Peripheral ID Register[31:24] | ### Register 22: UART PrimeCell Identification 0 (UARTPCellID0), offset 0xFF0 The **UARTPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. #### UART PrimeCell Identification 0 (UARTPCellID0) UART0 base: 0x4000.C000 Offset 0xFF0 Type RO, reset 0x0000.000D | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID0 | RO | 0x0D | UART PrimeCell ID Register[7:0] | ## Register 23: UART PrimeCell Identification 1 (UARTPCellID1), offset 0xFF4 The **UARTPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. #### UART PrimeCell Identification 1 (UARTPCellID1) UART0 base: 0x4000.C000 Offset 0xFF4 Type RO, reset 0x0000.00F0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID1 | RO | 0xF0 | UART PrimeCell ID Register[15:8] | ## Register 24: UART PrimeCell Identification 2 (UARTPCellID2), offset 0xFF8 The **UARTPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. #### UART PrimeCell Identification 2 (UARTPCellID2) UART0 base: 0x4000.C000 Offset 0xFF8 Type RO, reset 0x0000.0005 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID2 | RO | 0x05 | UART PrimeCell ID Register[23:16] | ### Register 25: UART PrimeCell Identification 3 (UARTPCellID3), offset 0xFFC The **UARTPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. #### UART PrimeCell Identification 3 (UARTPCellID3) UART0 base: 0x4000.C000 Offset 0xFFC Type RO, reset 0x0000.00B1 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID3 | RO | 0xB1 | UART PrimeCell ID Register[31:24] | # 12 Synchronous Serial Interface (SSI) The Stellaris<sup>®</sup> Synchronous Serial Interface (SSI) is a master or slave interface for synchronous serial communication with peripheral devices that have either Freescale SPI, MICROWIRE, or Texas Instruments synchronous serial interfaces. The Stellaris® SSI module has the following features: - Master or slave operation - Programmable clock bit rate and prescale - Separate transmit and receive FIFOs, 16 bits wide, 8 locations deep - Programmable interface operation for Freescale SPI, MICROWIRE, or Texas Instruments synchronous serial interfaces - Programmable data frame size from 4 to 16 bits - Internal loopback test mode for diagnostic/debug testing ### 12.1 Block Diagram Figure 12-1. SSI Module Block Diagram ## 12.2 Functional Description The SSI performs serial-to-parallel conversion on data received from a peripheral device. The CPU accesses data, control, and status information. The transmit and receive paths are buffered with internal FIFO memories allowing up to eight 16-bit values to be stored independently in both transmit and receive modes. #### 12.2.1 Bit Rate Generation The SSI includes a programmable bit rate clock divider and prescaler to generate the serial output clock. Bit rates are supported to MHz and higher, although maximum bit rate is determined by peripheral devices. The serial bit rate is derived by dividing down the input clock (FSysClk). The clock is first divided by an even prescale value CPSDVSR from 2 to 254, which is programmed in the **SSI Clock Prescale** (**SSICPSR**) register (see page 295). The clock is further divided by a value from 1 to 256, which is 1 + SCR, where SCR is the value programmed in the **SSI Control0 (SSICR0)** register (see page 288). The frequency of the output clock SSIClk is defined by: ``` SSIClk = FSysClk / (CPSDVSR * (1 + SCR)) ``` Note: Although the SSIClk transmit clock can theoretically be 12.5 MHz, the module may not be able to operate at that speed. For master mode, the system clock must be at least two times faster than the SSIClk. For slave mode, the system clock must be at least 12 times faster than the SSIClk. See "Synchronous Serial Interface (SSI)" on page 401 to view SSI timing parameters. #### 12.2.2 FIFO Operation #### 12.2.2.1 Transmit FIFO The common transmit FIFO is a 16-bit wide, 8-locations deep, first-in, first-out memory buffer. The CPU writes data to the FIFO by writing the **SSI Data (SSIDR)** register (see page 292), and data is stored in the FIFO until it is read out by the transmission logic. When configured as a master or a slave, parallel data is written into the transmit FIFO prior to serial conversion and transmission to the attached slave or master, respectively, through the SSITX pin. #### 12.2.2.2 Receive FIFO The common receive FIFO is a 16-bit wide, 8-locations deep, first-in, first-out memory buffer. Received data from the serial interface is stored in the buffer until read out by the CPU, which accesses the read FIFO by reading the **SSIDR** register. When configured as a master or slave, serial data received through the SSIRx pin is registered prior to parallel loading into the attached slave or master receive FIFO, respectively. #### 12.2.3 Interrupts The SSI can generate interrupts when the following conditions are observed: - Transmit FIFO service - Receive FIFO service - Receive FIFO time-out - Receive FIFO overrun All of the interrupt events are ORed together before being sent to the interrupt controller, so the SSI can only generate a single interrupt request to the controller at any given time. You can mask each of the four individual maskable interrupts by setting the appropriate bits in the **SSI Interrupt Mask** (**SSIIM**) register (see page 296). Setting the appropriate mask bit to 1 enables the interrupt. Provision of the individual outputs, as well as a combined interrupt output, allows use of either a global interrupt service routine, or modular device drivers to handle interrupts. The transmit and receive dynamic dataflow interrupts have been separated from the status interrupts so that data can be read or written in response to the FIFO trigger levels. The status of the individual interrupt sources can be read from the **SSI Raw Interrupt Status (SSIRIS)** and **SSI Masked Interrupt Status (SSIMIS)** registers (see page 298 and page 299, respectively). #### 12.2.4 Frame Formats Each data frame is between 4 and 16 bits long, depending on the size of data programmed, and is transmitted starting with the MSB. There are three basic frame types that can be selected: - Texas Instruments synchronous serial - Freescale SPI - MICROWIRE For all three formats, the serial clock (SSIClk) is held inactive while the SSI is idle, and SSIClk transitions at the programmed frequency only during active transmission or reception of data. The idle state of SSIClk is utilized to provide a receive timeout indication that occurs when the receive FIFO still contains data after a timeout period. For Freescale SPI and MICROWIRE frame formats, the serial frame (SSIFss) pin is active Low, and is asserted (pulled down) during the entire transmission of the frame. For Texas Instruments synchronous serial frame format, the SSIFss pin is pulsed for one serial clock period starting at its rising edge, prior to the transmission of each frame. For this frame format, both the SSI and the off-chip slave device drive their output data on the rising edge of SSIClk, and latch data from the other device on the falling edge. Unlike the full-duplex transmission of the other two frame formats, the MICROWIRE format uses a special master-slave messaging technique, which operates at half-duplex. In this mode, when a frame begins, an 8-bit control message is transmitted to the off-chip slave. During this transmit, no incoming data is received by the SSI. After the message has been sent, the off-chip slave decodes it and, after waiting one serial clock after the last bit of the 8-bit control message has been sent, responds with the requested data. The returned data can be 4 to 16 bits in length, making the total frame length anywhere from 13 to 25 bits. #### 12.2.4.1 Texas Instruments Synchronous Serial Frame Format Figure 12-2 on page 279 shows the Texas Instruments synchronous serial frame format for a single transmitted frame. Figure 12-2. TI Synchronous Serial Frame Format (Single Transfer) In this mode, SSIC1k and SSIFSS are forced Low, and the transmit data line SSITX is tristated whenever the SSI is idle. Once the bottom entry of the transmit FIFO contains data, SSIFSS is pulsed High for one SSIC1k period. The value to be transmitted is also transferred from the transmit FIFO to the serial shift register of the transmit logic. On the next rising edge of SSIC1k, the MSB of the 4 to 16-bit data frame is shifted out on the SSITX pin. Likewise, the MSB of the received data is shifted onto the SSIRX pin by the off-chip serial slave device. Both the SSI and the off-chip serial slave device then clock each data bit into their serial shifter on the falling edge of each SSIClk. The received data is transferred from the serial shifter to the receive FIFO on the first rising edge of SSIClk after the LSB has been latched. Figure 12-3 on page 279 shows the Texas Instruments synchronous serial frame format when back-to-back frames are transmitted. Figure 12-3. TI Synchronous Serial Frame Format (Continuous Transfer) #### 12.2.4.2 Freescale SPI Frame Format The Freescale SPI interface is a four-wire interface where the SSIFss signal behaves as a slave select. The main feature of the Freescale SPI format is that the inactive state and phase of the SSIClk signal are programmable through the SPO and SPH bits within the **SSISCR0** control register. #### SPO Clock Polarity Bit When the SPO clock polarity control bit is Low, it produces a steady state Low value on the SSIClk pin. If the SPO bit is High, a steady state High value is placed on the SSIClk pin when data is not being transferred. #### SPH Phase Control Bit The SPH phase control bit selects the clock edge that captures data and allows it to change state. It has the most impact on the first bit transmitted by either allowing or not allowing a clock transition before the first data capture edge. When the SPH phase control bit is Low, data is captured on the first clock edge transition. If the SPH bit is High, data is captured on the second clock edge transition. #### 12.2.4.3 Freescale SPI Frame Format with SPO=0 and SPH=0 Single and continuous transmission signal sequences for Freescale SPI format with SPO=0 and SPH=0 are shown in Figure 12-4 on page 280 and Figure 12-5 on page 280. Figure 12-4. Freescale SPI Format (Single Transfer) with SPO=0 and SPH=0 Note: Q is undefined. Figure 12-5. Freescale SPI Format (Continuous Transfer) with SPO=0 and SPH=0 In this configuration, during idle periods: - SSIC1k is forced Low - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low - When the SSI is configured as a master, it enables the SSIClk pad - When the SSI is configured as a slave, it disables the SSIClk pad If the SSI is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSIFss master signal being driven Low. This causes slave data to be enabled onto the SSIRx input line of the master. The master SSITx output pad is enabled. One half SSIC1k period later, valid master data is transferred to the SSITx pin. Now that both the master and slave data have been set, the SSIC1k master clock pin goes High after one further half SSIC1k period. The data is now captured on the rising and propagated on the falling edges of the SSIClk signal. In the case of a single word transmission, after all bits of the data word have been transferred, the SSIFss line is returned to its idle High state one SSIClk period after the last bit has been captured. However, in the case of continuous back-to-back transmissions, the SSIFss signal must be pulsed High between each data word transfer. This is because the slave select pin freezes the data in its serial peripheral register and does not allow it to be altered if the SPH bit is logic zero. Therefore, the master device must raise the SSIFss pin of the slave device between each data transfer to enable the serial peripheral data write. On completion of the continuous transfer, the SSIFss pin is returned to its idle state one SSIClk period after the last bit has been captured. #### 12.2.4.4 Freescale SPI Frame Format with SPO=0 and SPH=1 The transfer signal sequence for Freescale SPI format with SPO=0 and SPH=1 is shown in Figure 12-6 on page 281, which covers both single and continuous transfers. Figure 12-6. Freescale SPI Frame Format with SPO=0 and SPH=1 Note: Q is undefined. In this configuration, during idle periods: - SSIC1k is forced Low - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low - When the SSI is configured as a master, it enables the SSIClk pad - When the SSI is configured as a slave, it disables the SSIClk pad If the SSI is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSIFss master signal being driven Low. The master SSITx output is enabled. After a further one half SSIClk period, both master and slave valid data is enabled onto their respective transmission lines. At the same time, the SSIClk is enabled with a rising edge transition. Data is then captured on the falling edges and propagated on the rising edges of the SSIC1k signal. In the case of a single word transfer, after all bits have been transferred, the SSIFss line is returned to its idle High state one SSIClk period after the last bit has been captured. For continuous back-to-back transfers, the SSIFss pin is held Low between successive data words and termination is the same as that of the single word transfer. #### 12.2.4.5 Freescale SPI Frame Format with SPO=1 and SPH=0 Single and continuous transmission signal sequences for Freescale SPI format with SPO=1 and SPH=0 are shown in Figure 12-7 on page 282 and Figure 12-8 on page 282. Figure 12-7. Freescale SPI Frame Format (Single Transfer) with SPO=1 and SPH=0 Note: Q is undefined. Figure 12-8. Freescale SPI Frame Format (Continuous Transfer) with SPO=1 and SPH=0 In this configuration, during idle periods: - SSIC1k is forced High - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low - When the SSI is configured as a master, it enables the SSIClk pad - When the SSI is configured as a slave, it disables the SSIClk pad If the SSI is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSIFss master signal being driven Low, which causes slave data to be immediately transferred onto the SSIRx line of the master. The master SSITx output pad is enabled. One half period later, valid master data is transferred to the $\mathtt{SSITx}$ line. Now that both the master and slave data have been set, the $\mathtt{SSIClk}$ master clock pin becomes Low after one further half $\mathtt{SSIClk}$ period. This means that data is captured on the falling edges and propagated on the rising edges of the $\mathtt{SSIClk}$ signal. In the case of a single word transmission, after all bits of the data word are transferred, the SSIFss line is returned to its idle High state one SSIClk period after the last bit has been captured. However, in the case of continuous back-to-back transmissions, the SSIFss signal must be pulsed High between each data word transfer. This is because the slave select pin freezes the data in its serial peripheral register and does not allow it to be altered if the SPH bit is logic zero. Therefore, the master device must raise the SSIFss pin of the slave device between each data transfer to enable the serial peripheral data write. On completion of the continuous transfer, the SSIFss pin is returned to its idle state one SSIClk period after the last bit has been captured. #### 12.2.4.6 Freescale SPI Frame Format with SPO=1 and SPH=1 The transfer signal sequence for Freescale SPI format with SPO=1 and SPH=1 is shown in Figure 12-9 on page 283, which covers both single and continuous transfers. Figure 12-9. Freescale SPI Frame Format with SPO=1 and SPH=1 Note: Q is undefined. In this configuration, during idle periods: - SSIC1k is forced High - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low - When the SSI is configured as a master, it enables the SSIClk pad - When the SSI is configured as a slave, it disables the SSIClk pad If the SSI is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSIFss master signal being driven Low. The master SSITx output pad is enabled. After a further one-half SSIClk period, both master and slave data are enabled onto their respective transmission lines. At the same time, SSIClk is enabled with a falling edge transition. Data is then captured on the rising edges and propagated on the falling edges of the SSIClk signal. After all bits have been transferred, in the case of a single word transmission, the SSIFss line is returned to its idle high state one SSIClk period after the last bit has been captured. For continuous back-to-back transmissions, the SSIFss pin remains in its active Low state, until the final bit of the last word has been captured, and then returns to its idle state as described above. For continuous back-to-back transfers, the SSIFss pin is held Low between successive data words and termination is the same as that of the single word transfer. #### 12.2.4.7 MICROWIRE Frame Format Figure 12-10 on page 284 shows the MICROWIRE frame format, again for a single frame. Figure 12-11 on page 285 shows the same format when back-to-back frames are transmitted. Figure 12-10. MICROWIRE Frame Format (Single Frame) MICROWIRE format is very similar to SPI format, except that transmission is half-duplex instead of full-duplex, using a master-slave message passing technique. Each serial transmission begins with an 8-bit control word that is transmitted from the SSI to the off-chip slave device. During this transmission, no incoming data is received by the SSI. After the message has been sent, the off-chip slave decodes it and, after waiting one serial clock after the last bit of the 8-bit control message has been sent, responds with the required data. The returned data is 4 to 16 bits in length, making the total frame length anywhere from 13 to 25 bits. In this configuration, during idle periods: - SSIC1k is forced Low - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low A transmission is triggered by writing a control byte to the transmit FIFO. The falling edge of SSIFss causes the value contained in the bottom entry of the transmit FIFO to be transferred to the serial shift register of the transmit logic, and the MSB of the 8-bit control frame to be shifted out onto the SSITxpin. SSIFss remains Low for the duration of the frame transmission. The SSIRxpin pin remains tristated during this transmission. The off-chip serial slave device latches each control bit into its serial shifter on the rising edge of each SSIClk. After the last bit is latched by the slave device, the control byte is decoded during a one clock wait-state, and the slave responds by transmitting data back to the SSI. Each bit is driven onto the SSIRx line on the falling edge of SSIClk. The SSI in turn latches each bit on the rising edge of SSIClk. At the end of the frame, for single transfers, the SSIFss signal is pulled High one clock period after the last bit has been latched in the receive serial shifter, which causes the data to be transferred to the receive FIFO. Note: The off-chip slave device can tristate the receive line either on the falling edge of SSIC1k after the LSB has been latched by the receive shifter, or when the SSIFss pin goes High. For continuous transfers, data transmission begins and ends in the same manner as a single transfer. However, the SSIFSS line is continuously asserted (held Low) and transmission of data occurs back-to-back. The control byte of the next frame follows directly after the LSB of the received data from the current frame. Each of the received values is transferred from the receive shifter on the falling edge of SSIClk, after the LSB of the frame has been latched into the SSI. Figure 12-11. MICROWIRE Frame Format (Continuous Transfer) In the MICROWIRE mode, the SSI slave samples the first bit of receive data on the rising edge of SSIClk after SSIFss has gone Low. Masters that drive a free-running SSIClk must ensure that the SSIFss signal has sufficient setup and hold margins with respect to the rising edge of SSIClk. Figure 12-12 on page 285 illustrates these setup and hold time requirements. With respect to the SSIClk rising edge on which the first bit of receive data is to be sampled by the SSI slave, SSIFss must have a setup of at least two times the period of SSIClk on which the SSI operates. With respect to the SSIClk rising edge previous to this edge, SSIFss must have a hold of at least one SSIClk period. Figure 12-12. MICROWIRE Frame Format, SSIFss Input Setup and Hold Requirements ## 12.3 Initialization and Configuration To use the SSI, its peripheral clock must be enabled by setting the SSI bit in the **RCGC1** register. For each of the frame formats, the SSI is configured using the following steps: - Ensure that the SSE bit in the SSICR1 register is disabled before making any configuration changes. - 2. Select whether the SSI is a master or slave: - a. For master operations, set the **SSICR1** register to 0x0000.0000. - **b.** For slave mode (output enabled), set the **SSICR1** register to 0x0000.0004. - c. For slave mode (output disabled), set the **SSICR1** register to 0x0000.000C. - 3. Configure the clock prescale divisor by writing the **SSICPSR** register. - 4. Write the **SSICR0** register with the following configuration: - Serial clock rate (SCR) - Desired clock phase/polarity, if using Freescale SPI mode (SPH and SPO) - The protocol mode: Freescale SPI, TI SSF, MICROWIRE (FRF) - The data size (DSS) - 5. Enable the SSI by setting the SSE bit in the SSICR1 register. As an example, assume the SSI must be configured to operate with the following parameters: - Master operation - Freescale SPI mode (SPO=1, SPH=1) - 1 Mbps bit rate - 8 data bits Assuming the system clock is 20 MHz, the bit rate calculation would be: ``` FSSIClk = FSysClk / (CPSDVSR * (1 + SCR)) 1x106 = 20x106 / (CPSDVSR * (1 + SCR)) ``` In this case, if CPSDVSR=2, SCR must be 9. The configuration sequence would be as follows: - Ensure that the SSE bit in the SSICR1 register is disabled. - Write the SSICR1 register with a value of 0x0000.0000. - Write the SSICPSR register with a value of 0x0000.0002. - 4. Write the **SSICR0** register with a value of 0x0000.09C7. - 5. The SSI is then enabled by setting the SSE bit in the **SSICR1** register to 1. ### 12.4 Register Map Table 12-1 on page 286 lists the SSI registers. The offset listed is a hexadecimal increment to the register's address, relative to that SSI module's base address: SSI0: 0x4000.8000 Note: The SSI must be disabled (see the SSE bit in the **SSICR1** register) before any of the control registers are reprogrammed. #### Table 12-1. SSI Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|--------|------|-------------|---------------|-------------| | 0x000 | SSICR0 | R/W | 0x0000.0000 | SSI Control 0 | 288 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|--------------|------|-------------|---------------------------------|-------------| | 0x004 | SSICR1 | R/W | 0x0000.0000 | SSI Control 1 | 290 | | 0x008 | SSIDR | R/W | 0x0000.0000 | SSI Data | 292 | | 0x00C | SSISR | RO | 0x0000.0003 | SSI Status | 293 | | 0x010 | SSICPSR | R/W | 0x0000.0000 | SSI Clock Prescale | 295 | | 0x014 | SSIIM | R/W | 0x0000.0000 | SSI Interrupt Mask | 296 | | 0x018 | SSIRIS | RO | 0x0000.0008 | SSI Raw Interrupt Status | 298 | | 0x01C | SSIMIS | RO | 0x0000.0000 | SSI Masked Interrupt Status | 299 | | 0x020 | SSIICR | W1C | 0x0000.0000 | SSI Interrupt Clear | 300 | | 0xFD0 | SSIPeriphID4 | RO | 0x0000.0000 | SSI Peripheral Identification 4 | 301 | | 0xFD4 | SSIPeriphID5 | RO | 0x0000.0000 | SSI Peripheral Identification 5 | 302 | | 0xFD8 | SSIPeriphID6 | RO | 0x0000.0000 | SSI Peripheral Identification 6 | 303 | | 0xFDC | SSIPeriphID7 | RO | 0x0000.0000 | SSI Peripheral Identification 7 | 304 | | 0xFE0 | SSIPeriphID0 | RO | 0x0000.0022 | SSI Peripheral Identification 0 | 305 | | 0xFE4 | SSIPeriphID1 | RO | 0x0000.0000 | SSI Peripheral Identification 1 | 306 | | 0xFE8 | SSIPeriphID2 | RO | 0x0000.0018 | SSI Peripheral Identification 2 | 307 | | 0xFEC | SSIPeriphID3 | RO | 0x0000.0001 | SSI Peripheral Identification 3 | 308 | | 0xFF0 | SSIPCellID0 | RO | 0x0000.000D | SSI PrimeCell Identification 0 | 309 | | 0xFF4 | SSIPCellID1 | RO | 0x0000.00F0 | SSI PrimeCell Identification 1 | 310 | | 0xFF8 | SSIPCellID2 | RO | 0x0000.0005 | SSI PrimeCell Identification 2 | 311 | | 0xFFC | SSIPCellID3 | RO | 0x0000.00B1 | SSI PrimeCell Identification 3 | 312 | # 12.5 Register Descriptions The remainder of this section lists and describes the SSI registers, in numerical order by address offset. ### Register 1: SSI Control 0 (SSICR0), offset 0x000 SSICR0 is control register 0 and contains bit fields that control various functions within the SSI module. Functionality such as protocol mode, clock rate, and data size are configured in this register. #### SSI Control 0 (SSICR0) SSI0 base: 0x4000.8000 Offset 0x000 Type R/W, reset 0x0000.0000 6 SPO R/W 0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:8 | SCR | R/W | 0x0000 | SSI Serial Clock Rate | | | | | | The value ${\tt SCR}$ is used to generate the transmit and receive bit rate of the SSI. The bit rate is: | | | | | | BR=FSSIClk/(CPSDVSR * (1 + SCR)) | | | | | | where CPSDVSR is an even value from 2-254 programmed in the SSICPSR register, and SCR is a value from 0-255. | | 7 | SPH | R/W | 0 | SSI Serial Clock Phase | | | | | | This bit is only applicable to the Freescale SPI Format. | | | | | | The SPH control bit selects the clock edge that captures data and allows it to change state. It has the most impact on the first bit transmitted by either allowing or not allowing a clock transition before the first data capture edge. | | | | | | When the ${\tt SPH}$ bit is 0, data is captured on the first clock edge transition. If ${\tt SPH}$ is 1, data is captured on the second clock edge transition. | SSI Serial Clock Polarity This bit is only applicable to the Freescale SPI Format. When the ${\tt SPO}$ bit is 0, it produces a steady state Low value on the SSIC1k pin. If SPO is 1, a steady state High value is placed on the SSIC1k pin when data is not being transferred. | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|------------------------------------------------------| | 5:4 | FRF | R/W | 0x0 | SSI Frame Format Select | | | | | | The FRF values are defined as follows: | | | | | | Value Frame Format | | | | | | 0x0 Freescale SPI Frame Format | | | | | | 0x1 Texas Intruments Synchronous Serial Frame Format | | | | | | 0x2 MICROWIRE Frame Format | | | | | | 0x3 Reserved | | 3:0 | DSS | R/W | 0x00 | SSI Data Size Select | | | | | | The DSS values are defined as follows: | | | | | | Value Data Size | | | | | | 0x0-0x2 Reserved | | | | | | 0x3 4-bit data | | | | | | 0x4 5-bit data | | | | | | 0x5 6-bit data | | | | | | 0x6 7-bit data | | | | | | 0x7 8-bit data | | | | | | 0x8 9-bit data | | | | | | 0x9 10-bit data | | | | | | 0xA 11-bit data | | | | | | 0xB 12-bit data | | | | | | 0xC 13-bit data | | | | | | 0xD 14-bit data | | | | | | 0xE 15-bit data | | | | | | 0xF 16-bit data | ### Register 2: SSI Control 1 (SSICR1), offset 0x004 SSICR1 is control register 1 and contains bit fields that control various functions within the SSI module. Master and slave mode functionality is controlled by this register. #### SSI Control 1 (SSICR1) SSI0 base: 0x4000.8000 3 SOD Offset 0x004 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | 0 This bit is relevant only in the Slave mode (MS=1). In multiple-slave systems, it is possible for the SSI master to broadcast a message to all slaves in the system while ensuring that only one slave drives data onto the serial output line. In such systems, the TXD lines from multiple slaves could be tied together. To operate in such a system, the SOD bit can be configured so that the SSI slave does not drive the SSITx pin. The SOD values are defined as follows: SSI Slave Mode Output Disable #### Value Description - SSI can drive SSITx output in Slave Output mode. - SSI must not drive the ${\tt SSITx}$ output in Slave mode. 2 MS R/W 0 SSI Master/Slave Select R/W This bit selects Master or Slave mode and can be modified only when SSI is disabled (SSE=0). The MS values are defined as follows: #### Value Description - Device configured as a master. - Device configured as a slave. | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|--------------------------------------------------------------------------------| | 1 | SSE | R/W | 0 | SSI Synchronous Serial Port Enable | | | | | | Setting this bit enables SSI operation. | | | | | | The SSE values are defined as follows: | | | | | | Value Description | | | | | | 0 SSI operation disabled. | | | | | | 1 SSI operation enabled. | | | | | | Note: This bit must be set to 0 before any control registers are reprogrammed. | | 0 | LBM | R/W | 0 | SSI Loopback Mode | | | | | | Setting this bit enables Loopback Test mode. | | | | | | The LBM values are defined as follows: | Value Description - 0 Normal serial port operation enabled. - Output of the transmit serial shift register is connected internally to the input of the receive serial shift register. #### Register 3: SSI Data (SSIDR), offset 0x008 Type D---4 **SSIDR** is the data register and is 16-bits wide. When **SSIDR** is read, the entry in the receive FIFO (pointed to by the current FIFO read pointer) is accessed. As data values are removed by the SSI receive logic from the incoming data frame, they are placed into the entry in the receive FIFO (pointed to by the current FIFO write pointer). When **SSIDR** is written to, the entry in the transmit FIFO (pointed to by the write pointer) is written to. Data values are removed from the transmit FIFO one value at a time by the transmit logic. It is loaded into the transmit serial shifter, then serially shifted out onto the SSITx pin at the programmed bit rate. When a data size of less than 16 bits is selected, the user must right-justify data written to the transmit FIFO. The transmit logic ignores the unused bits. Received data less than 16 bits is automatically right-justified in the receive buffer. When the SSI is programmed for MICROWIRE frame format, the default size for transmit data is eight bits (the most significant byte is ignored). The receive data size is controlled by the programmer. The transmit FIFO and the receive FIFO are not cleared even when the SSE bit in the **SSICR1** register is set to zero. This allows the software to fill the transmit FIFO before enabling the SSI. #### SSI Data (SSIDR) D:4/E: -1-4 SSI0 base: 0x4000.8000 Offset 0x008 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | DATA | R/W | 0x0000 | SSI Receive/Transmit Data | Description A read operation reads the receive FIFO. A write operation writes the transmit FIFO. Software must right-justify data when the SSI is programmed for a data size that is less than 16 bits. Unused bits at the top are ignored by the transmit logic. The receive logic automatically right-justifies the data. ### Register 4: SSI Status (SSISR), offset 0x00C **SSISR** is a status register that contains bits that indicate the FIFO fill status and the SSI busy status. SSI Status (SSISR) SSI0 base: 0x4000.8000 Offset 0x00C Type RO, reset 0x0000.0003 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|---------|---------|---------|---------|---------|----------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------| | | | ' | ' | 1 | | | | rese | rved | | | | | | | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 1 | 1 | • | <br> | reserved | | ı | <br> | | l | BSY | RFF | RNE | TNF | TFE | | Type<br>Reset | RO<br>0 RO<br>1 | R0<br>1 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:5 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | BSY | RO | 0 | SSI Busy Bit | | | | | | The BSY values are defined as follows: | | | | | | Value Description | | | | | | 0 SSI is idle. | | | | | | SSI is currently transmitting and/or receiving a frame, or the transmit FIFO is not empty. | | 3 | RFF | RO | 0 | SSI Receive FIFO Full | | | | | | The RFF values are defined as follows: | | | | | | Value Description | | | | | | 0 Receive FIFO is not full. | | | | | | 1 Receive FIFO is full. | | 2 | RNE | RO | 0 | SSI Receive FIFO Not Empty | | | | | | The RNE values are defined as follows: | | | | | | Value Description | | | | | | 0 Receive FIFO is empty. | | | | | | 1 Receive FIFO is not empty. | | 1 | TNF | RO | 1 | SSI Transmit FIFO Not Full | | | | | | The TNF values are defined as follows: | | | | | | Value Description | 0 Transmit FIFO is full. Transmit FIFO is not full. | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|------------------------------------------------| | 0 | TFE | R0 | 1 | SSI Transmit FIFO Empty | | | | | | The ${\tt TFE}$ values are defined as follows: | | | | | | Value Description | | | | | | 0 Transmit FIFO is not empty. | | | | | | 1 Transmit FIFO is empty. | ### Register 5: SSI Clock Prescale (SSICPSR), offset 0x010 SSICPSR is the clock prescale register and specifies the division factor by which the system clock must be internally divided before further use. The value programmed into this register must be an even number between 2 and 254. The least-significant bit of the programmed number is hard-coded to zero. If an odd number is written to this register, data read back from this register has the least-significant bit as zero. #### SSI Clock Prescale (SSICPSR) SSI0 base: 0x4000.8000 Offset 0x010 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CPSDVSR | R/W | 0x00 | SSI Clock Prescale Divisor | This value must be an even number from 2 to 254, depending on the frequency of SSIC1k. The LSB always returns 0 on reads. #### Register 6: SSI Interrupt Mask (SSIIM), offset 0x014 The SSIIM register is the interrupt mask set or clear register. It is a read/write register and all bits are cleared to 0 on reset. On a read, this register gives the current value of the mask on the relevant interrupt. A write of 1 to the particular bit sets the mask, enabling the interrupt to be read. A write of 0 clears the corresponding mask. #### SSI Interrupt Mask (SSIIM) SSI0 base: 0x4000.8000 Offset 0x014 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TXIM | R/W | 0 | SSI Transmit FIFO Interrupt Mask | | | | | | The TXIM values are defined as follows: | | | | | | Value Description | | | | | | 0 TX FIFO half-full or less condition interrupt is masked. | | | | | | 1 TX FIFO half-full or less condition interrupt is not masked. | | 2 | RXIM | R/W | 0 | SSI Receive FIFO Interrupt Mask | | | | | | The RXIM values are defined as follows: | | | | | | Value Description | | | | | | 0 RX FIFO half-full or more condition interrupt is masked. | | | | | | 1 RX FIFO half-full or more condition interrupt is not masked. | | 1 | RTIM | R/W | 0 | SSI Receive Time-Out Interrupt Mask | | | | | | The RTIM values are defined as follows: | #### Value Description - RX FIFO time-out interrupt is masked. - RX FIFO time-out interrupt is not masked. | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|--------------------------------------------| | 0 | RORIM | R/W | 0 | SSI Receive Overrun Interrupt Mask | | | | | | The RORIM values are defined as follows: | | | | | | Value Description | | | | | | 0 RX FIFO overrun interrupt is masked. | | | | | | 1 RX FIFO overrun interrupt is not masked. | ## Register 7: SSI Raw Interrupt Status (SSIRIS), offset 0x018 The SSIRIS register is the raw interrupt status register. On a read, this register gives the current raw status value of the corresponding interrupt prior to masking. A write has no effect. #### SSI Raw Interrupt Status (SSIRIS) SSI0 base: 0x4000.8000 Offset 0x018 Type RO, reset 0x0000.0008 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TXRIS | RO | 1 | SSI Transmit FIFO Raw Interrupt Status Indicates that the transmit FIFO is half full or less, when set. | | 2 | RXRIS | RO | 0 | SSI Receive FIFO Raw Interrupt Status Indicates that the receive FIFO is half full or more, when set. | | 1 | RTRIS | RO | 0 | SSI Receive Time-Out Raw Interrupt Status Indicates that the receive time-out has occurred, when set. | | 0 | RORRIS | RO | 0 | SSI Receive Overrun Raw Interrupt Status Indicates that the receive FIFO has overflowed, when set. | ## Register 8: SSI Masked Interrupt Status (SSIMIS), offset 0x01C The **SSIMIS** register is the masked interrupt status register. On a read, this register gives the current masked status value of the corresponding interrupt. A write has no effect. SSI Masked Interrupt Status (SSIMIS) SSI0 base: 0x4000.8000 Offset 0x01C Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TXMIS | RO | 0 | SSI Transmit FIFO Masked Interrupt Status Indicates that the transmit FIFO is half full or less, when set. | | 2 | RXMIS | RO | 0 | SSI Receive FIFO Masked Interrupt Status Indicates that the receive FIFO is half full or more, when set. | | 1 | RTMIS | RO | 0 | SSI Receive Time-Out Masked Interrupt Status Indicates that the receive time-out has occurred, when set. | | 0 | RORMIS | RO | 0 | SSI Receive Overrun Masked Interrupt Status Indicates that the receive FIFO has overflowed, when set. | ### Register 9: SSI Interrupt Clear (SSIICR), offset 0x020 The SSIICR register is the interrupt clear register. On a write of 1, the corresponding interrupt is cleared. A write of 0 has no effect. #### SSI Interrupt Clear (SSIICR) SSI0 base: 0x4000.8000 Offset 0x020 Type W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | RTIC | W1C | 0 | SSI Receive Time-Out Interrupt Clear The RTIC values are defined as follows: | | | | | | Value Description 0 No effect on interrupt. 1 Clears interrupt. | | 0 | RORIC | W1C | 0 | SSI Receive Overrun Interrupt Clear The RORIC values are defined as follows: | Value Description - No effect on interrupt. - Clears interrupt. ## Register 10: SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI Peripheral Identification 4 (SSIPeriphID4) SSI0 base: 0x4000.8000 Offset 0xFD0 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID4 | RO | 0x00 | SSI Peripheral ID Register[7:0] | ## Register 11: SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI Peripheral Identification 5 (SSIPeriphID5) SSI0 base: 0x4000.8000 Offset 0xFD4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID5 | RO | 0x00 | SSI Peripheral ID Register[15:8] | ## Register 12: SSI Peripheral Identification 6 (SSIPeriphID6), offset 0xFD8 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI Peripheral Identification 6 (SSIPeriphID6) SSI0 base: 0x4000.8000 Offset 0xFD8 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID6 | RO | 0x00 | SSI Peripheral ID Register[23:16] | ## Register 13: SSI Peripheral Identification 7 (SSIPeriphID7), offset 0xFDC The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI Peripheral Identification 7 (SSIPeriphID7) SSI0 base: 0x4000.8000 Offset 0xFDC Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID7 | RO | 0x00 | SSI Peripheral ID Register[31:24] | ### Register 14: SSI Peripheral Identification 0 (SSIPeriphID0), offset 0xFE0 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI Peripheral Identification 0 (SSIPeriphID0) SSI0 base: 0x4000.8000 Offset 0xFE0 Type RO, reset 0x0000.0022 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID0 | RO | 0x22 | SSI Peripheral ID Register[7:0] | ### Register 15: SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE4 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. SSI Peripheral Identification 1 (SSIPeriphID1) SSI0 base: 0x4000.8000 Offset 0xFE4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID1 | RO | 0x00 | SSI Peripheral ID Register [15:8] | ### Register 16: SSI Peripheral Identification 2 (SSIPeriphID2), offset 0xFE8 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI Peripheral Identification 2 (SSIPeriphID2) SSI0 base: 0x4000.8000 Offset 0xFE8 Type RO, reset 0x0000.0018 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID2 | RO | 0x18 | SSI Peripheral ID Register [23:16] | ## Register 17: SSI Peripheral Identification 3 (SSIPeriphID3), offset 0xFEC The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. SSI Peripheral Identification 3 (SSIPeriphID3) SSI0 base: 0x4000.8000 Offset 0xFEC Type RO, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID3 | RO | 0x01 | SSI Peripheral ID Register [31:24] | ## Register 18: SSI PrimeCell Identification 0 (SSIPCellID0), offset 0xFF0 The SSIPCeIIIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI PrimeCell Identification 0 (SSIPCellID0) SSI0 base: 0x4000.8000 Offset 0xFF0 Type RO, reset 0x0000.000D | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID0 | RO | 0x0D | SSI PrimeCell ID Register [7:0] | ## Register 19: SSI PrimeCell Identification 1 (SSIPCellID1), offset 0xFF4 The SSIPCeIIIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI PrimeCell Identification 1 (SSIPCellID1) SSI0 base: 0x4000.8000 Offset 0xFF4 Type RO, reset 0x0000.00F0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID1 | RO | 0xF0 | SSI PrimeCell ID Register [15:8] | ### Register 20: SSI PrimeCell Identification 2 (SSIPCellID2), offset 0xFF8 The SSIPCeIIIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI PrimeCell Identification 2 (SSIPCellID2) SSI0 base: 0x4000.8000 Offset 0xFF8 Type RO, reset 0x0000.0005 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID2 | RO | 0x05 | SSI PrimeCell ID Register [23:16] | ## Register 21: SSI PrimeCell Identification 3 (SSIPCelIID3), offset 0xFFC The SSIPCeIIIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI PrimeCell Identification 3 (SSIPCellID3) SSI0 base: 0x4000.8000 Offset 0xFFC Type RO, reset 0x0000.00B1 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID3 | RO | 0xB1 | SSI PrimeCell ID Register [31:24] | ## 13 Ethernet Controller The Stellaris<sup>®</sup> Ethernet Controller consists of a fully integrated media access controller (MAC) and network physical (PHY) interface device. The Ethernet Controller conforms to *IEEE 802.3* specifications and fully supports 10BASE-T and 100BASE-TX standards. The Ethernet Controller module has the following features: - Conforms to the IEEE 802.3-2002 specification - 10BASE-T/100BASE-TX IEEE-802.3 compliant. Requires only a dual 1:1 isolation transformer interface to the line - 10BASE-T/100BASE-TX ENDEC, 100BASE-TX scrambler/descrambler - Full-featured auto-negotiation - Multiple operational modes - Full- and half-duplex 100 Mbps - Full- and half-duplex 10 Mbps - Power-saving and power-down modes - Highly configurable - Programmable MAC address - LED activity selection - Promiscuous mode support - CRC error-rejection control - User-configurable interrupts - Physical media manipulation - Automatic MDI/MDI-X cross-over correction - Register-programmable transmit amplitude - Automatic polarity correction and 10BASE-T signal reception - IEEE 1588 Precision Time Protocol ### 13.1 Block Diagram TXOP Interrupt Receive Transmit Pulse Control Control Transmit Encoding Interrupt Shaping TXON MACISR MACRCR FIFO MACIACK MACNPR MACIMR Collision Carrier Data MDIX Detect Sense Access System Clock MACDR RXIP Transmit Receive Clock Receive Decoding Recovery **RXIN** Control **FIFO** MACTCR MACITHR MACTRR Auto MII Media Independent Interface Negotiation Control **Management Register Set** MACMCR MR0 MR18 MR4 Individual MACMDVR MR1 MR5 MR19 XTLP Address MACMAR MR2 MR6 MR23 Clock MACIAR0 MACMDTX MR3 MR16 MR24 Reference XTLN MACMDRX MACIAR1 MR17 Figure 13-1. Ethernet Controller Block Diagram ### 13.2 Functional Description Note: Stellaris® Fury-class devices incorporating an Ethernet controller should have a 12.4-kΩ resistor connected between ERBIAS and ground to accommodate future device revisions. The 12.4-kΩ resistor should have a 1% tolerance and should be located in close proximity to the ERBIAS pin. Power dissipation in the resistor is low, so a chip resistor of any geometry may be used. As shown in Figure 13-2 on page 314, the Ethernet Controller is functionally divided into two layers or modules: the Media Access Controller (MAC) layer and the Network Physical (PHY) layer. These correspond to the OSI model layers 2 and 1. The primary interface to the Ethernet Controller is a simple bus interface to the MAC layer. The MAC layer provides transmit and receive processing for Ethernet frames. The MAC layer also provides the interface to the PHY module via an internal Media Independent Interface (MII). Figure 13-2. Ethernet Controller #### 13.2.1 Internal MII Operation For the MII management interface to function properly, the MDIO signal must be connected through a 10k $\Omega$ pull-up resistor to the +3.3 V supply. Failure to connect this pull-up resistor prevents management transactions on this internal MII to function. Note that it is possible for data transmission across the MII to still function since the PHY layer auto-negotiates the link parameters by default. For the MII management interface to function properly, the internal clock must be divided down from the system clock to a frequency no greater than 2.5 MHz. The **MACMDV** register contains the divider used for scaling down the system clock. See page 334 for more details about the use of this register. ### 13.2.2 PHY Configuration/Operation The Physical Layer (PHY) in the Ethernet Controller includes integrated ENDECs, scrambler/descrambler, dual-speed clock recovery, and full-featured auto-negotiation functions. The transmitter includes an on-chip pulse shaper and a low-power line driver. The receiver has an adaptive equalizer and a baseline restoration circuit required for accurate clock and data recovery. The transceiver interfaces to Category-5 unshielded twisted pair (Cat-5 UTP) cabling for 100BASE-TX applications, and Category-3 unshielded twisted pair (Cat-3 UTP) for 10BASE-T applications. The Ethernet Controller is connected to the line media via dual 1:1 isolation transformers. No external filter is required. #### 13.2.2.1 Clock Selection The PHY has an on-chip crystal oscillator which can also be driven by an external oscillator. In this mode of operation, a 25-MHz crystal should be connected between the XTALPPHY and XTALNPHY pins. Alternatively, an external 25-MHz clock input can be connected to the XTALPPHY pin. In this mode of operation, a crystal is not required and the XTALNPHY pin must be tied to ground. ### 13.2.2.2 Auto-Negotiation The PHY supports the auto-negotiation functions of Clause 28 of the *IEEE 802.3* standard for 10/100 Mbps operation over copper wiring. This function can be enabled via register settings. The auto-negotiation function defaults to On and the ANEGEN bit in the **MR0** register is High after reset. Software can disable the auto-negotiation function by writing to the ANEGEN bit. The contents of the **MR4** register are sent to the PHY's link partner during auto-negotiation via fast-link pulse coding. Once auto-negotiation is complete, the DPLX and RATE bits in the **MR18** register reflect the actual speed and duplex that was chosen. If auto-negotiation fails to establish a link for any reason, the ANEGF bit in the **MR18** register reflects this and auto-negotiation restarts from the beginning. Writing a 1 to the RANEG bit in the **MR0** register also causes auto-negotiation to restart. #### 13.2.2.3 Polarity Correction The PHY is capable of either automatic or manual polarity reversal for 10BASE-T and auto-negotiation functions. Bits 4 and 5 (RVSPOL and APOL) in the MR16 register control this feature. The default is automatic mode, where APOL is Low and RVSPOL indicates if the detection circuitry has inverted the input signal. To enter manual mode, APOL should be set High and RVSPOL then controls the signal polarity. ### 13.2.2.4 MDI/MDI-X Configuration The PHY supports the automatic MDI/MDI-X configuration as defined in *IEEE 802.3-2002* specification. This eliminates the need for cross-over cables when connecting to another device, such as a hub. The algorithm is controlled via settings in the **MR24** register. Refer to page 356 for additional details about these settings. #### 13.2.2.5 LED Indicators The PHY supports two LED signals that can be used to indicate various states of operation of the Ethernet Controller. These signals are mapped to the LED0 and LED1 pins. By default, these pins are configured as GPIO signals (PF3 and PF2). For the PHY layer to drive these signals, they must be reconfigured to their hardware function. See "General-Purpose Input/Outputs (GPIOs)" on page 135 for additional details. The function of these pins is programmable via the PHY layer MR23 register. Refer to page 355 for additional details on how to program these LED functions. #### 13.2.3 MAC Configuration/Operation #### 13.2.3.1 Ethernet Frame Format Ethernet data is carried by Ethernet frames. The basic frame format is shown in Figure 13-3 on page 316. Figure 13-3. Ethernet Frame The seven fields of the frame are transmitted from left to right. The bits within the frame are transmitted from least to most significant bit. #### Preamble The Preamble field is used by the physical layer signaling circuitry to synchronize with the received frame's timing. The preamble is 7 octets long. Start Frame Delimiter (SFD) The SFD field follows the preamble pattern and indicates the start of the frame. Its value is 1010.1011. Destination Address (DA) This field specifies destination addresses for which the frame is intended. The LSB of the DA determines whether the address is an individual (0), or group/multicast (1) address. Source Address (SA) The source address field identifies the station from which the frame was initiated. #### Length/Type Field The meaning of this field depends on its numeric value. The first of two octets is most significant. This field can be interpreted as length or type code. The maximum length of the data field is 1500 octets. If the value of the Length/Type field is less than or equal to 1500 decimal, it indicates the number of MAC client data octets. If the value of this field is greater than or equal to 1536 decimal, then it is type interpretation. The meaning of the Length/Type field when the value is between 1500 and 1536 decimal is unspecified by the standard. The MAC module assumes type interpretation if the value of the Length/Type field is greater than 1500 decimal. Data The data field is a sequence of 0 to 1500 octets. Full data transparency is provided so any values can appear in this field. A minimum frame size is required to properly meet the IEEE standard. If necessary, the data field is extended by appending extra bits (a pad). The pad field can have a size of 0 to 46 octets. The sum of the data and pad lengths must be a minimum of 46 octets. The MAC module automatically inserts pads if required, though it can be disabled by a register write. For the MAC module core, data sent/received can be larger than 1500 bytes, and no Frame Too Long error is reported. Instead, a FIFO Overrun error is reported when the frame received is too large to fit into the Ethernet Controller's RAM. #### Frame Check Sequence (FCS) The frame check sequence carries the cyclic redundancy check (CRC) value. The value of this field is computed over destination address, source address, length/type, data, and pad fields using the CRC-32 algorithm. The MAC module computes the FCS value one nibble at a time. For transmitted frames, this field is automatically inserted by the MAC layer, unless disabled by the CRC bit in the **MACTCTL** register. For received frames, this field is automatically checked. If the FCS does not pass, the frame is not placed in the RX FIFO, unless the FCS check is disabled by the BADCRC bit in the **MACRCTL** register. #### 13.2.3.2 MAC Layer FIFOs For Ethernet frame transmission, a 2 KB TX FIFO is provided that can be used to store a single frame. While the *IEEE 802.3 specification* limits the size of an Ethernet frame's payload section to 1500 Bytes, the Ethernet Controller places no such limit. The full buffer can be used, for a payload of up to 2032 bytes. For Ethernet frame reception, a 2-KB RX FIFO is provided that can be used to store multiple frames, up to a maximum of 31 frames. If a frame is received and there is insufficient space in the RX FIFO, an overflow error is indicated. For details regarding the TX and RX FIFO layout, refer to Table 13-1 on page 317. Please note the following difference between TX and RX FIFO layout. For the TX FIFO, the Data Length field in the first FIFO word refers to the Ethernet frame data payload, as shown in the 5th to nth FIFO positions. For the RX FIFO, the Frame Length field is the total length of the received Ethernet frame, including the FCS and Frame Length bytes. Also note that if FCS generation is disabled with the CRC bit in the **MACTCTL** register, the last word in the FIFO must be the FCS bytes for the frame that has been written to the FIFO. Also note that if the length of the data payload section is not a multiple of 4, the FCS field overlaps words in the FIFO. However, for the RX FIFO, the beginning of the next frame is always on a word boundary. Table 13-1. TX & RX FIFO Organization | FIFO Word Read/Write<br>Sequence | Word Bit Fields | TX FIFO (Write) | RX FIFO (Read) | |----------------------------------|-----------------|-----------------|------------------| | 1st | 7:0 | Data Length LSB | Frame Length LSB | | | 15:8 | Data Length MSB | Frame Length MSB | | | 23:16 | | DA oct 1 | | | 31:24 | | DA oct 2 | | 2nd | 7:0 | | DA oct 3 | | | 15:8 | | DA oct 4 | | | 23:16 | | DA oct 5 | | | 31:24 | | DA oct 6 | | FIFO Word Read/Write Sequence | Word Bit Fields | TX FIFO (Write) | RX FIFO (Read) | | | |-------------------------------|-----------------|---------------------------------------|----------------|--|--| | 3rd | 7:0 | 5 | SA oct 1 | | | | | 15:8 | 5 | SA oct 2 | | | | | 23:16 | 5 | SA oct 3 | | | | | 31:24 | 5 | SA oct 4 | | | | 4th | 7:0 | 5 | SA oct 5 | | | | | 15:8 | 5 | SA oct 6 | | | | | 23:16 | Len | /Type MSB | | | | | 31:24 | Len | /Type LSB | | | | 5th to nth | 7:0 | da | ata oct n | | | | | 15:8 | dat | ta oct n+1 | | | | | 23:16 | dat | ta oct n+2 | | | | | 31:24 | dat | ta oct n+3 | | | | last | 7:0 | FCS 1 (if the CRC bit in MACCTL is 0) | FCS 1 | | | | | 15:8 | FCS 2 (if the CRC bit in MACCTL is 0) | FCS 2 | | | | | 23:16 | FCS 3 (if the CRC bit in MACCTL is 0) | FCS 3 | | | | | 31:24 | FCS 4 (if the CRC bit in MACCTL is 0) | FCS 4 | | | #### 13.2.3.3 Ethernet Transmission Options The Ethernet Controller can automatically generate and insert the Frame Check Sequence (FCS) at the end of the transmit frame. This is controlled by the CRC bit in the **MACTCTL** register. For test purposes, in order to generate a frame with an invalid CRC, this feature can be disabled. The *IEEE 802.3 specification* requires that the Ethernet frame payload section be a minimum of 46 bytes. The Ethernet Controller can be configured to automatically pad the data section if the payload data section loaded into the FIFO is less than the minimum 46 bytes. This feature is controlled by the PADEN bit in the **MACTCTL** register. At the MAC layer, the transmitter can be configured for both full-duplex and half-duplex operation by using the <code>DUPLEX</code> bit in the **MACTCTL** register. #### 13.2.3.4 Ethernet Reception Options Using the BADCRC bit in the **MACRCTL** register, the Ethernet Controller can be configured to reject incoming Ethernet frames with an invalid FCS field. The Ethernet receiver can also be configured for Promiscuous and Multicast modes using the PRMS and AMUL fields in the MACRCTL register. If these modes are not enabled, only Ethernet frames with a broadcast address, or frames matching the MAC address programmed into the MACIA0 and MACIA1 register is placed into the RX FIFO. #### 13.2.4 Interrupts The Ethernet Controller can generate an interrupt for one or more of the following conditions: A frame has been received into an empty RX FIFO - A frame transmission error has occurred - A frame has been transmitted successfully - A frame has been received with no room in the RX FIFO (overrun) - A frame has been received with one or more error conditions (for example, FCS failed) - An MII management transaction between the MAC and PHY layers has completed - One or more of the following PHY layer conditions occurs: - Auto-Negotiate Complete - Remote Fault - Link Status Change - Link Partner Acknowledge - Parallel Detect Fault - Page Received - Receive Error - Jabber Event Detected ### 13.3 Initialization and Configuration To use the Ethernet Controller, the peripheral must be enabled by setting the EPHY0 and EMAC0 bits in the **RCGC2** register. The following steps can then be used to configure the Ethernet Controller for basic operation. - 1. Program the **MACDIV** register to obtain a 2.5 MHz clock (or less) on the internal MII. Assuming a 20-MHz system clock, the **MACDIV** value would be 4. - 2. Program the MACIA0 and MACIA1 register for address filtering. - 3. Program the **MACTCTL** register for Auto CRC generation, padding, and full-duplex operation using a value of 0x16. - 4. Program the MACRCTL register to reject frames with bad FCS using a value of 0x08. - Enable both the Transmitter and Receive by setting the LSB in both the MACTCTL and MACRCTL registers. - 6. To transmit a frame, write the frame into the TX FIFO using the **MACDATA** register. Then set the NEWTX bit in the **MACTR** register to initiate the transmit process. When the NEWTX bit has been cleared, the TX FIFO is available for the next transmit frame. - 7. To receive a frame, wait for the NPR field in the **MACNP** register to be non-zero. Then begin reading the frame from the RX FIFO by using the **MACDATA** register. When the frame (including the FCS field) has been read, the NPR field should decrement by one. When there are no more frames in the RX FIFO, the NPR field reads 0. ## 13.4 Ethernet Register Map Table 13-2 on page 320 lists the Ethernet MAC registers. All addresses given are relative to the Ethernet MAC base address of 0x4004.8000. The IEEE 802.3 standard specifies a register set for controlling and gathering status from the PHY. The registers are collectively known as the MII Management registers and are detailed in Section 22.2.4 of the IEEE 802.3 specification. Table 13-2 on page 320 also lists these MII Management registers. All addresses given are absolute and are written directly to the REGADR field of the MACMCTL register. The format of registers 0 to 15 are defined by the IEEE specification and are common to all PHY implementations. The only variance allowed is for features that may or may not be supported by a specific PHY. Registers 16 to 31 are vendor-specific registers, used to support features that are specific to a vendors PHY implementation. Vendor-specific registers not listed are reserved. Table 13-2. Ethernet Register Map | Offset | Name | Type | Reset | Description | See<br>page | |-----------|---------|------|-------------|-------------------------------------------------------|-------------| | Ethernet | MAC | | | | | | 0x000 | MACRIS | RO | 0x0000.0000 | Ethernet MAC Raw Interrupt Status | 322 | | 0x000 | MACIACK | W1C | 0x0000.0000 | Ethernet MAC Interrupt Acknowledge | 324 | | 0x004 | MACIM | R/W | 0x0000.007F | Ethernet MAC Interrupt Mask | 325 | | 0x008 | MACRCTL | R/W | 0x0000.0008 | Ethernet MAC Receive Control | 326 | | 0x00C | MACTCTL | R/W | 0x0000.0000 | Ethernet MAC Transmit Control | 327 | | 0x010 | MACDATA | R/W | 0x0000.0000 | Ethernet MAC Data | 328 | | 0x014 | MACIA0 | R/W | 0x0000.0000 | Ethernet MAC Individual Address 0 | 330 | | 0x018 | MACIA1 | R/W | 0x0000.0000 | Ethernet MAC Individual Address 1 | 331 | | 0x01C | MACTHR | R/W | 0x0000.003F | Ethernet MAC Threshold | 332 | | 0x020 | MACMCTL | R/W | 0x0000.0000 | Ethernet MAC Management Control | 333 | | 0x024 | MACMDV | R/W | 0x0000.0080 | Ethernet MAC Management Divider | 334 | | 0x02C | MACMTXD | R/W | 0x0000.0000 | Ethernet MAC Management Transmit Data | 335 | | 0x030 | MACMRXD | R/W | 0x0000.0000 | Ethernet MAC Management Receive Data | 336 | | 0x034 | MACNP | RO | 0x0000.0000 | Ethernet MAC Number of Packets | 337 | | 0x038 | MACTR | R/W | 0x0000.0000 | Ethernet MAC Transmission Request | 338 | | MII Manag | gement | | | | | | - | MR0 | R/W | 0x3100 | Ethernet PHY Management Register 0 – Control | 339 | | - | MR1 | RO | 0x7849 | Ethernet PHY Management Register 1 – Status | 341 | | - | MR2 | RO | 0x000E | Ethernet PHY Management Register 2 – PHY Identifier 1 | 343 | | - | MR3 | RO | 0x7237 | Ethernet PHY Management Register 3 – PHY Identifier 2 | 344 | | Offset | Name | Туре | Reset | Description | See<br>page | |--------|------|------|--------|--------------------------------------------------------------------------------------|-------------| | - | MR4 | R/W | 0x01E1 | Ethernet PHY Management Register 4 – Auto-Negotiation Advertisement | 345 | | - | MR5 | RO | 0x0000 | Ethernet PHY Management Register 5 – Auto-Negotiation Link Partner Base Page Ability | 347 | | - | MR6 | RO | 0x0000 | Ethernet PHY Management Register 6 – Auto-Negotiation Expansion | 348 | | - | MR16 | R/W | 0x0140 | Ethernet PHY Management Register 16 – Vendor-Specific | 349 | | - | MR17 | R/W | 0x0000 | Ethernet PHY Management Register 17 – Interrupt Control/Status | 351 | | - | MR18 | RO | 0x0000 | Ethernet PHY Management Register 18 – Diagnostic | 353 | | - | MR19 | R/W | 0x4000 | Ethernet PHY Management Register 19 – Transceiver Control | 354 | | - | MR23 | R/W | 0x0010 | Ethernet PHY Management Register 23 – LED Configuration | 355 | | - | MR24 | R/W | 0x00C0 | Ethernet PHY Management Register 24 –MDI/MDIX Control | 356 | # 13.5 Ethernet MAC Register Descriptions The remainder of this section lists and describes the Ethernet MAC registers, in numerical order by address offset. Also see "MII Management Register Descriptions" on page 338. ### Register 1: Ethernet MAC Raw Interrupt Status (MACRIS), offset 0x000 The MACRIS register is the interrupt status register. On a read, this register gives the current status value of the corresponding interrupt prior to masking. Ethernet MAC Raw Interrupt Status (MACRIS) Base 0x4004.8000 Offset 0x000 Type RO, reset 0x0000.0000 | | | | - | | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit/Field | Name | Туре | Reset | Description | | 31:7 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PHYINT | RO | 0x0 | PHY Interrupt | | | | | | When set, indicates that an enabled interrupt in the PHY layer has occured. <b>MR17</b> in the PHY must be read to determine the specific PHY event that triggered this interrupt. | | 5 | MDINT | RO | 0x0 | MII Transaction Complete | | | | | | When set, indicates that a transaction (read or write) on the MII interface has completed successfully. | | 4 | RXER | RO | 0x0 | Receive Error | | | | | | This bit indicates that an error was encountered on the receiver. The possible errors that can cause this interrupt bit to be set are: | | | | | | <ul> <li>A receive error occurs during the reception of a frame (100 Mb/s only).</li> </ul> | | | | | | The frame is not an integer number of bytes (dribble bits) due to an alignment error. | | | | | | The CRC of the frame does not pass the FCS check. | | | | | | <ul> <li>The length/type field is inconsistent with the frame data size when<br/>interpreted as a length field.</li> </ul> | | 3 | FOV | RO | 0x0 | FIFO Overrrun | | | | | | When set, indicates that an overrun was encountered on the receive FIFO. | | 2 | TXEMP | RO | 0x0 | Transmit FIFO Empty | | | | | | When set, indicates that the packet was transmitted and that the TX | FIFO is empty. | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------| | 1 | TXER | RO | 0x0 | Transmit Error | | | | | | When set, indicates that an error was encountered on the transmitter. The possible errors that can cause this interrupt bit to be set are: | | | | | | The data length field stored in the TX FIFO exceeds 2032. The<br>frame is not sent when this error occurs. | | | | | | <ul> <li>The retransmission attempts during the backoff process have<br/>exceeded the maximum limit of 16.</li> </ul> | | 0 | RXINT | RO | 0x0 | Packet Received | | | | | | When set, indicates that at least one packet has been received and is stored in the receiver FIFO. | ### Register 2: Ethernet MAC Interrupt Acknowledge (MACIACK), offset 0x000 A write of a 1 to any bit position of this register clears the corresponding interrupt bit in the Ethernet MAC Raw Interrupt Status (MACRIS) register. Ethernet MAC Interrupt Acknowledge (MACIACK) Base 0x4004.8000 Offset 0x000 Type W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PHYINT | W1C | 0x0 | Clear PHY Interrupt | | | | | | A write of a 1 clears the PHYINT interrupt read from the <b>MACRIS</b> register. | | 5 | MDINT | W1C | 0x0 | Clear MII Transaction Complete | | | | | | A write of a 1 clears the ${\tt MDINT}$ interrupt read from the $\textbf{MACRIS}$ register. | | 4 | RXER | W1C | 0x0 | Clear Receive Error | | | | | | A write of a 1 clears the RXER interrupt read from the <b>MACRIS</b> register. | | 3 | FOV | W1C | 0x0 | Clear FIFO Overrun | | | | | | A write of a 1 clears the FOV interrupt read from the <b>MACRIS</b> register. | | 2 | TXEMP | W1C | 0x0 | Clear Transmit FIFO Empty | | | | | | A write of a 1 clears the ${\tt TXEMP}$ interrupt read from the ${\tt MACRIS}$ register. | | 1 | TXER | W1C | 0x0 | Clear Transmit Error | | | | | | A write of a 1 clears the ${\tt TXER}$ interrupt read from the ${\tt MACRIS}$ register and resets the TX FIFO write pointer. | | 0 | RXINT | W1C | 0x0 | Clear Packet Received | | | | | | A write of a 1 clears the RXINT interrupt read from the <b>MACRIS</b> register. | ## Register 3: Ethernet MAC Interrupt Mask (MACIM), offset 0x004 This register allows software to enable/disable Ethernet MAC interrupts. Writing a 0 disables the interrupt, while writing a 1 enables it. ### Ethernet MAC Interrupt Mask (MACIM) Base 0x4004.8000 Offset 0x004 Type R/W, reset 0x0000.007F | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PHYINTM | R/W | 1 | Mask PHY Interrupt | | | | | | This bit masks the ${\tt PHYINT}$ bit in the $\textbf{MACRIS}$ register from being asserted. | | 5 | MDINTM | R/W | 1 | Mask MII Transaction Complete | | | | | | This bit masks the ${\tt MDINT}$ bit in the $\textbf{MACRIS}$ register from being asserted. | | 4 | RXERM | R/W | 1 | Mask Receive Error | | | | | | This bit masks the ${\tt RXER}$ bit in the $\textbf{MACRIS}$ register from being asserted. | | 3 | FOVM | R/W | 1 | Mask FIFO Overrrun | | | | | | This bit masks the ${\tt FOV}$ bit in the $\textbf{MACRIS}$ register from being asserted. | | 2 | TXEMPM | R/W | 1 | Mask Transmit FIFO Empty | | | | | | This bit masks the ${\tt TXEMP}$ bit in the $\textbf{MACRIS}$ register from being asserted. | | 1 | TXERM | R/W | 1 | Mask Transmit Error | | | | | | This bit masks the ${\tt TXER}$ bit in the $\textbf{MACRIS}$ register from being asserted. | | 0 | RXINTM | R/W | 1 | Mask Packet Received | | | | | | This bit masks the RXINT bit in the MACRIS register from being | asserted. ## Register 4: Ethernet MAC Receive Control (MACRCTL), offset 0x008 This register enables software to configure the receive module and control the types of frames that are received from the physical medium. It is important to note that when the receive module is enabled, all valid frames with a broadcast address of FF-FF-FF-FF in the Destination Address field is received and stored in the RX FIFO, even if the AMUL bit is not set. ### Ethernet MAC Receive Control (MACRCTL) Base 0x4004.8000 Offset 0x008 Type R/W, reset 0x0000.0008 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:5 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | RSTFIFO | R/W | 0x0 | Clear Receive FIFO | | | | | | When set, clears the receive FIFO. This should be done when software initialization is performed. | | | | | | It is recommended that the receiver be disabled (RXEN = 0), and then the reset initiated (RSTFIFO = 1). This sequence flushes and resets the RX FIFO. | | 3 | BADCRC | R/W | 0x1 | Enable Reject Bad CRC | | | | | | The BADCRC bit enables the rejection of frames with an incorrectly calculated CRC. | | 2 | PRMS | R/W | 0x0 | Enable Promiscuous Mode | | | | | | The ${\tt PRMS}$ bit enables Promiscuous mode, which accepts all valid frames, regardless of the Destination Address. | | 1 | AMUL | R/W | 0x0 | Enable Multicast Frames | | | | | | The $\mathtt{A}\mathtt{MUL}$ bit enables the reception of multicast frames from the physical medium. | | 0 | RXEN | R/W | 0x0 | Enable Receiver | | | | | | | The RXEN bit enables the Ethernet receiver. When this bit is Low, the receiver is disabled and all frames on the physical medium are ignored. ### Register 5: Ethernet MAC Transmit Control (MACTCTL), offset 0x00C This register enables software to configure the transmit module, and control frames are placed onto the physical medium. ### Ethernet MAC Transmit Control (MACTCTL) Base 0x4004.8000 Offset 0x00C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:5 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | DUPLEX | R/W | 0x0 | Enable Duplex Mode | | | | | | When set, enables Duplex mode, allowing simultaneous transmission and reception. | | 3 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | CRC | R/W | 0x0 | Enable CRC Generation | | | | | | When set, enables the automatic generation of the CRC and the placement at the end of the packet. If this bit is not set, the frames placed in the TX FIFO are sent exactly as they are written into the FIFO. | | 1 | PADEN | R/W | 0x0 | Enable Packet Padding | | | | | | When set, enables the automatic padding of packets that do not meet the minimum frame size. | | 0 | TXEN | R/W | 0x0 | Enable Transmitter | When set, enables the transmitter. When this bit is 0, the transmitter is disabled. ### Register 6: Ethernet MAC Data (MACDATA), offset 0x010 This register enables software to access the TX and RX FIFOs. Reads from this register return the data stored in the RX FIFO from the location indicated by the read pointer. Writes to this register store the data in the TX FIFO at the location indicated by the write pointer. The write pointer is then auto-incremented to the next TX FIFO location. There is no mechanism for randomly accessing bytes in either the RX or TX FIFOs. Data must be read from the RX FIFO sequentially and stored in a buffer for further processing. Once a read has been performed, the data in the FIFO cannot be re-read. Data must be written to the TX FIFO sequentially. If an error is made in placing the frame into the TX FIFO, the write pointer can be reset to the start of the TX FIFO by writing the TXER bit of the MACIACK register and then the data re-written. ### **Read-Only Register** Ethernet MAC Data (MACDATA) Base 0x4004.8000 Offset 0x010 Type RO, reset 0x0000.0000 31:0 RXDATA RO 0x0 Receive FIFO Data The $\ensuremath{\mathtt{RXDATA}}$ bits represent the next four bytes of data stored in the RX FIFO. ### Write-Only Register Ethernet MAC Data (MACDATA) Base 0x4004.8000 Offset 0x010 Type WO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|--------|------|-------|---------------------------------------------------------------------------------------------------------| | 31:0 | TXDATA | WO | 0x0 | Transmit FIFO Data | | | | | | The ${\tt TXDATA}$ bits represent the next four bytes of data to place in the TX FIFO for transmission. | ## Register 7: Ethernet MAC Individual Address 0 (MACIA0), offset 0x014 This register enables software to program the first four bytes of the hardware MAC address of the Network Interface Card (NIC). (The last two bytes are in MACIA1). The 6-byte IAR is compared against the incoming Destination Address fields to determine whether the frame should be received. ### Ethernet MAC Individual Address 0 (MACIA0) Base 0x4004.8000 Offset 0x014 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|---------|------|-------|--------------------------------------------------------------------------------------------------------------------| | 31:24 | MACOCT4 | R/W | 0x0 | MAC Address Octet 4 | | | | | | The MACOCT4 bits represent the fourth octet of the MAC address used to uniquely identify each Ethernet Controller. | | 23:16 | MACOCT3 | R/W | 0x0 | MAC Address Octet 3 | | | | | | The MACOCT3 bits represent the third octet of the MAC address used to uniquely identify each Ethernet Controller. | | 15:8 | MACOCT2 | R/W | 0x0 | MAC Address Octet 2 | | | | | | The MACOCT2 bits represent the second octet of the MAC address used to uniquely identify each Ethernet Controller. | | 7:0 | MACOCT1 | R/W | 0x0 | MAC Address Octet 1 | The MACOCT1 bits represent the first octet of the MAC address used to uniquely identify each Ethernet Controller. ### Register 8: Ethernet MAC Individual Address 1 (MACIA1), offset 0x018 This register enables software to program the last two bytes of the hardware MAC address of the Network Interface Card (NIC). (The first four bytes are in MACIAO). The 6-byte IAR is compared against the incoming Destination Address fields to determine whether the frame should be received. ### Ethernet MAC Individual Address 1 (MACIA1) Base 0x4004.8000 Offset 0x018 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:8 | MACOCT6 | R/W | 0x0 | MAC Address Octet 6 | | | | | | The MACOCT6 bits represent the sixth octet of the MAC address used to uniquely identify each Ethernet Controller. | | 7:0 | MACOCT5 | R/W | 0x0 | MAC Address Octet 5 | The MACOCT5 bits represent the fifth octet of the MAC address used to uniquely identify each Ethernet Controller. ### Register 9: Ethernet MAC Threshold (MACTHR), offset 0x01C This register enables software to set the threshold level at which the transmission of the frame begins. If the THRESH bits are set to 0x3F, which is the reset value, transmission does not start until the NEWTX bit is set in the MACTR register. This effectively disables the early transmission feature. Writing the THRESH bits to any value besides all 1s enables the early transmission feature. Once the byte count of data in the TX FIFO reaches this level, transmission of the frame begins. When THRESH is set to all 0s, transmission of the frame begins after 4 bytes (a single write) are stored in the TX FIFO. Each increment of the THRESH bit field waits for an additional 32 bytes of data (eight writes) to be stored in the TX FIFO. Therefore, a value of 0x01 would wait for 36 bytes of data to be written while a value of 0x02 would wait for 68 bytes to be written. In general, early transmission starts when: ``` Number of Bytes >= 4 (THRESH x 8 + 1) ``` Reaching the threshold level has the same effect as setting the NEWTX bit in the **MACTR** register. Transmission of the frame begins and then the number of bytes indicated by the Data Length field is sent out on the physical medium. Because under-run checking is not performed, it is possible that the tail pointer may reach and pass the write pointer in the TX FIFO. This causes indeterminate values to be written to the physical medium rather than the end of the frame. Therefore, sufficient bus bandwidth for writing to the TX FIFO must be guaranteed by the software. If a frame smaller than the threshold level needs to be sent, the NEWTX bit in the **MACTR** register must be set with an explicit write. This initiates the transmission of the frame even though the threshold limit has not been reached. If the threshold level is set too small, it is possible for the transmitter to underrun. If this occurs, the transmit frame is aborted, and a transmit error occurs. #### Ethernet MAC Threshold (MACTHR) Base 0x4004.8000 Offset 0x01C Type R/W, reset 0x0000.003F | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:0 | THRESH | R/W | 0x3F | Threshold Value | The $\verb|Thresh|$ bits represent the early transmit threshold. Once the amount of data in the TX FIFO exceeds this value, transmission of the packet begins. ### Register 10: Ethernet MAC Management Control (MACMCTL), offset 0x020 This register enables software to control the transfer of data to and from the MII Management registers in the Ethernet PHY. The address, name, type, reset configuration, and functional description of each of these registers can be found in Table 13-2 on page 320 and in "MII Management Register Descriptions" on page 338. In order to initiate a *read* transaction from the MII Management registers, the WRITE bit must be written with a 0 during the same cycle that the START bit is written with a 1. In order to initiate a *write* transaction to the MII Management registers, the WRITE bit must be written with a 1 during the same cycle that the START bit is written with a 1. #### Ethernet MAC Management Control (MACMCTL) Base 0x4004.8000 Offset 0x020 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:3 | REGADR | R/W | 0x0 | MII Register Address | | | | | | The $\tt REGADR$ bit field represents the MII Management register address for the next MII management interface transaction. | | 2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | WRITE | R/W | 0x0 | MII Register Transaction Type | | | | | | The WRITE bit represents the operation of the next MII management interface transaction. If WRITE is set, the next operation is a write; otherwise, it is a read. | | 0 | START | R/W | 0x0 | MII Register Transaction Enable | The START bit represents the initiation of the next MII management interface transaction. When a 1 is written to this bit, the MII register located at <code>REGADR</code> is read (<code>WRITE=0</code>) or written (<code>WRITE=1</code>). ### Register 11: Ethernet MAC Management Divider (MACMDV), offset 0x024 This register enables software to set the clock divider for the Management Data Clock (MDC). This clock is used to synchronize read and write transactions between the system and the MII Management registers. The frequency of the MDC clock can be calculated from the following formula: $$F_{mdc} = F_{ipclk} / (2 * (MACMDVR + 1))$$ The clock divider must be written with a value that ensures that the MDC clock does not exceed a frequency of 2.5 MHz. #### Ethernet MAC Management Divider (MACMDV) Base 0x4004.8000 Offset 0x024 Type R/W, reset 0x0000.0080 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DIV | R/W | 0x80 | Clock Divider | The DIV bits are used to set the clock divider for the MDC clock used to transmit data between the MAC and PHY over the serial MII interface. # Register 12: Ethernet MAC Management Transmit Data (MACMTXD), offset 0x02C This register holds the next value to be written to the MII Management registers. ### Ethernet MAC Management Transmit Data (MACMTXD) Base 0x4004.8000 Offset 0x02C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | MDTX | R/W | 0x0 | MII Register Transmit Data | The $\mathtt{MDTX}$ bits represent the data that will be written in the next MII management transaction. ### Register 13: Ethernet MAC Management Receive Data (MACMRXD), offset 0x030 This register holds the last value read from the MII Management registers. Ethernet MAC Management Receive Data (MACMRXD) Base 0x4004.8000 Offset 0x030 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | MDRX | R/W | 0x0 | MII Register Receive Data | The MDRX bits represent the data that was read in the previous MII management transaction. ## Register 14: Ethernet MAC Number of Packets (MACNP), offset 0x034 This register holds the number of frames that are currently in the RX FIFO. When NPR is 0, there are no frames in the RX FIFO and the RXINT bit is not set. When NPR is any other value, there is at least one frame in the RX FIFO and the RXINT bit in the MACRIS register is set. ### Ethernet MAC Number of Packets (MACNP) Base 0x4004.8000 Offset 0x034 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:0 | NPR | RO | 0x0 | Number of Packets in Receive FIFO | The NPR bits represent the number of packets stored in the RX FIFO. While the NPR field is greater than 0, the RXINT interrupt in the ${\bf MACRIS}$ register is asserted. ### Register 15: Ethernet MAC Transmission Request (MACTR), offset 0x038 This register enables software to initiate the transmission of the frame currently located in the TX FIFO to the physical medium. Once the frame has been transmitted to the medium from the TX FIFO or a transmission error has been encountered, the NEWTX bit is auto-cleared by the hardware. Ethernet MAC Transmission Request (MACTR) Base 0x4004.8000 Offset 0x038 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | NEWTX | R/W | 0x0 | New Transmission | When set, the NEWTX bit initiates an Ethernet transmission once the packet has been placed in the TX FIFO. This bit is cleared once the transmission has been completed. If early transmission is being used (see the **MACTHR** register), this bit does not need to be set. ## 13.6 MII Management Register Descriptions The *IEEE 802.3 standard* specifies a register set for controlling and gathering status from the PHY. The registers are collectively known as the MII Management registers. All addresses given are absolute. Addresses not listed are reserved. Also see "Ethernet MAC Register Descriptions" on page 321. # Register 16: Ethernet PHY Management Register 0 – Control (MR0), address 0x00 This register enables software to configure the operation of the PHY. The default settings of these registers are designed to initialize the PHY to a normal operational mode without configuration. Ethernet PHY Management Register 0 – Control (MR0) Base 0x4004.8000 Address 0x00 Type R/W, reset 0x3100 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------------|-----------|----------|----------|----------|----------|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------|-----------|------------|----------|--------------------------|----------|--|--| | | RESET | LOOPBK | SPEEDSL | ANEGEN | PWRDN | ISO | RANEG | DUPLEX | COLT | | 1 | | reserved | | 1 | | | | | Type<br>Reset | R/W<br>0 | R/W<br>0 | R/W<br>1 | R/W<br>1 | R/W<br>0 | R/W<br>0 | R/W<br>0 | R/W<br>1 | R/W<br>0 | | | | | | | | | | | | | | | | | | | | | | | E | Bit/Field | | Nan | ne | Тур | oe | Reset | Des | cription | | | | | | | | | | | | 15 | | RES | ET | R/\ | W | 0 | Reset Registers | | | | | | | | | | | | | | | | | | | | When set, resets the registers to their default state and rein internal state machines. Once the reset operation has comp bit is cleared by hardware. | | | | | | | | | | | | | 14 LOOPBK | | | | R/\ | W | 0 | Loop | oback M | ode | | | | | | | | | | is i | | | | | | | | | When set, enables the Loopback mode of operation. The receive circuitry is isolated from the physical medium and transmissions are sent back through the receive circuitry instead of the medium. | | | | | | | | | | | | 13 | | SPEE | DSL | R/\ | V | 1 | Spe | ed Seled | ct | | | | | | | | | | | | | | | | | | Valu | ue Desc | cription | | | | | | | | | | | | | | | | | | 1 | Enat | oles the 1 | 100 Mb/s | mode o | of operati | on (100l | BASE-TX | <). | | | | | | | | | | | | 0 | Enat | oles the 1 | 10 Mb/s | mode of | operatio | n (10BA | SE-T). | | | | | | 12 | | ANEG | SEN | R۸ | W | 1 | Auto | -Negotia | ation Ena | able | | | | | | | | | | | | | | | | | Whe | en set, e | nables th | ne Auto-I | Negotiati | ion proce | ess. | | | | | | | 11 | | PWR | DN | RΛ | W | 0 | Pow | er Dowr | 1 | | | | | | | | | | | | | | | | | | Whe | en set, p | laces the | PHY in | to a low- | power co | onsumin | g state. | | | | | | 10 | | ISC | ) | R/\ | V | 0 | Isola | ate | | | | | | | | | | | | | | | | | | | | | olates tra<br>these bu | | nd recei | ve data p | oaths an | d ignore: | s all | | | | | 9 | | RANI | EG | R/\ | V | 0 | Rest | tart Auto | -Negotia | ation | | | | | | | | | | | | | | | | | | | estarts the bit is cle | | - | | ss. Onc | e the res | tart has | | | | | 8 | | DUPL | .EX | RΛ | W | 1 | Set I | Duplex I | Mode | | | | | | | | | | | | | | | | | | Valu | ue Desc | cription | | | | | | | | | | | | | | | | | | 1 | set b | | re in a m | nanual co | | | nis bit car<br>ess or by | | | | | | | | | | | | | 0 | | _ | | | e of oper | ation. | | _ | | | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | COLT | R/W | 0 | Collision Test | | | | | | When set, enables the Collision Test mode of operation. The ${\tt COLT}$ bit asserts after the initiation of a transmission and de-asserts once the transmission is halted. | | 6:0 | reserved | R/W | 0x00 | Write as 0, ignore on read. | 0 **EXTD** RO ## Register 17: Ethernet PHY Management Register 1 – Status (MR1), address 0x01 This register enables software to determine the capabilities of the PHY and perform its initialization and operation appropriately. 7 RO 6 MFPS RO 10BASE-T Half-Duplex Mode Half-Duplex mode. 5 ANEGC RO RFAULT RC 3 ANEGA RO LINK RO JAB RC Ethernet PHY Management Register 1 – Status (MR1) 12 10T F RO 11 10T H RO RO RC 1 0 10 RO RO 13 100X H RO 10T\_H **RFAULT** Base 0x4004.8000 Address 0x01 Type RO, reset 0x7849 14 100X F RO 15 RO 11 Туре | Reset | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | |-------|---------|---|---------|----|-----|---|-------|------|------------------------------------|-----------|-----------|-----------|----------|-----------|------------------|--------| | Bi | t/Field | | Name | Э | Тур | e | Reset | Desc | cription | | | | | | | | | | 15 | | reserve | ed | RC | ) | 0 | com | ware sho<br>patibility<br>erved ac | with futu | ıre produ | icts, the | value of | a reserv | • | | | | 14 | | 100X_ | F. | RC | ) | 1 | Whe | BASE-TX<br>n set, ind<br>Duplex n | icates th | • | | oable of | supportii | ng 100B <i>A</i> | \SE-TX | | | 13 | | 100X_ | Н | RC | ) | 1 | Whe | BASE-TX<br>n set, ind<br>Duplex r | icates th | | | oable of | supportir | ng 100B <i>l</i> | \SE-TX | | | 12 | | 10T_I | F | RC | ) | 1 | | ASE-T Fu<br>en set, ind<br>e. | | | | apable o | f 10BAS | E-T Full- | Duplex | 8 RO Remote Fault completed and that the extended registers defined by the Auto-Negotiation protocol are valid. When set, indicates that the PHY is capable of supporting 10BASE-T | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | ANEGA | RO | 1 | Auto-Negotiation When set, indicates that the PHY has the ability to perform Auto-Negotiation. | | 2 | LINK | RO | 0 | Link Made When set, indicates that a valid link has been established by the PHY. | | 1 | JAB | RC | 0 | Jabber Condition When set, indicates that a jabber condition has been detected by the PHY. This bit remains set until it is read, even if the jabber condition no longer exists. | | 0 | EXTD | RO | 1 | Extended Capabilities When set, indicates that the PHY provides an extended set of capabilities that can be accessed through the extended register set. | # Register 18: Ethernet PHY Management Register 2 – PHY Identifier 1 (MR2), address 0x02 This register, along with **MR3**, provides a 32-bit value indicating the manufacturer, model, and revision information. Ethernet PHY Management Register 2 – PHY Identifier 1 (MR2) Base 0x4004.8000 Address 0x02 Type RO, reset 0x000E This field, along with the ${\tt OUI[5:0]}$ field in MR3, makes up the Organizationally Unique Identifier indicating the PHY manufacturer. # Register 19: Ethernet PHY Management Register 3 – PHY Identifier 2 (MR3), address 0x03 This register, along with **MR2**, provides a 32-bit value indicating the manufacturer, model, and revision information. Ethernet PHY Management Register 3 – PHY Identifier 2 (MR3) Base 0x4004.8000 Address 0x03 Type RO, reset 0x7237 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | OUI[5:0] | RO | 0x1C | Organizationally Unique Identifier[5:0] | | | | | | This field, along with the OUI[21:6] field in <b>MR2</b> , makes up the Organizationally Unique Identifier indicating the PHY manufacturer. | | 9:4 | MN | RO | 0x23 | Model Number | | | | | | The ${\tt MN}$ field represents the Model Number of the PHY. | | 3:0 | RN | RO | 0x7 | Revision Number | The RN field represents the Revision Number of the PHY. # Register 20: Ethernet PHY Management Register 4 – Auto-Negotiation Advertisement (MR4), address 0x04 This register provides the advertised abilities of the PHY used during Auto-Negotiation. Bits 8:5 represent the Technology Ability Field bits. This field can be overwritten by software to Auto-Negotiate to an alternate common technology. Writing to this register has no effect until Auto-Negotiation is re-initiated. Ethernet PHY Management Register 4 – Auto-Negotiation Advertisement (MR4) Base 0x4004.8000 Address 0x04 Type R/W, reset 0x01E1 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------------|-----------|----------|----------|---------|---------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------|-----------------------|----------------------|----------|---------------------------------------|-----------|----------|--|--| | | NP | reserved | RF | | rese | rved | • | А3 | A2 | A1 | A0 | | !<br>! | S[4:0] | l | ' | | | | Type<br>Reset | RO<br>0 | RO<br>0 | R/W<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | R/W<br>1 | R/W<br>1 | R/W<br>1 | R/W<br>1 | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>1 | | | | В | Bit/Field | | Nam | ne | Туј | ре | Reset | Des | cription | | | | | | | | | | | | 15 | | NP | • | R | 0 | 0 | Nex | t Page | | | | | | | | | | | | | | | | | | | When set, indicates the PHY is capable of Next Page exchar provide more detailed information on the PHY's capabilities. | | | | | | | | | | | | | 14 | | reserv | /ed | R | 0 | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should preserved across a read-modify-write operation. | | | | | | | | | | | | | 13 | | RF | : | R/ | W | 0 | Ren | note Fau | It | | | | | | | | | | | | | | | | | | When set, indicates to the link partner that a Remote Fault conditio has been encountered. | | | | | | | | | | | | | 12:9 | | reserv | /ed | R | 0 | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | | | | | | | | 8 | | АЗ | | R/ | W | 1 | Tech | nnology . | Ability Fi | eld[3] | | | | | | | | | | | | | | | | | sign<br>this | aling pro | tocol. If so | software<br>n to 0 an | wants to<br>d Auto-N | ensure t | e 100Bas<br>hat this n<br>on re-initi | node is n | ot used, | | | | | 7 | | A2 | | R/ | W | 1 | Tech | nnology . | Ability Fi | eld[2] | | | | | | | | | | | | | | | | | sign | aling pro | tocol. If s | software | wants to | ensure t | e 100Bas<br>hat this n<br>on re-initi | node is n | | | | | | 6 | | A1 | | R/ | W | 1 | Tech | nnology | Ability Fi | eld[1] | | | | | | | | | | | | | | | | | sign | aling pro | tocol. If s | software | wants to | ensure t | e 10Base<br>hat this n<br>on re-initi | node is n | • | | | | | 5 | | A0 | | R/ | W | 1 | Tech | nnology | Ability Fi | eld[0] | <u>ן</u> כ | | | | | | | | | | | | | | | | When set, indicates that the PHY supports the 10Base-T half-duplex signaling protocol. If software wants to ensure that this mode is not use this bit can be written to 0 and Auto-Negotiation re-initiated. | | | | | | | • | | | | | Bit/Field | Name | Type | Reset | Description | | |-----------|--------|------|-------|----------------|--| | 4:0 | S[4:0] | RO | 0x01 | Selector Field | | The ${\tt S[4:0]}$ field encodes 32 possible messages for communicating between PHYs. This field is hard-coded to 0x01, indicating that the Stellaris PHY is *IEEE 802.3* compliant. # Register 21: Ethernet PHY Management Register 5 – Auto-Negotiation Link Partner Base Page Ability (MR5), address 0x05 This register provides the advertised abilities of the link partner's PHY that are received and stored during Auto-Negotiation. Ethernet PHY Management Register 5 – Auto-Negotiation Link Partner Base Page Ability (MR5) Base 0x4004.8000 Address 0x05 Type RO, reset 0x0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|--------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | NP | RO | 0 | Next Page | | | | | | When set, indicates that the link partner's PHY is capable of Next page exchanges to provide more detailed information on the PHY's capabilities. | | 14 | ACK | RO | 0 | Acknowledge | | | | | | When set, indicates that the device has successfully received the link partner's advertised abilities during Auto-Negotiation. | | 13 | RF | RO | 0 | Remote Fault | | | | | | Used as a standard transport mechanism for transmitting simple fault information. | | 12:5 | A[7:0] | RO | 0x00 | Technology Ability Field | | | | | | The A[ $7:0$ ] field encodes individual technologies that are supported by the PHY. See the <b>MR4</b> register. | | 4:0 | S[4:0] | RO | 0x00 | Selector Field | The ${\tt S\,[\,4\,:\,0\,]}$ field encodes possible messages for communicating between PHYs. | Value | Description | |-----------|--------------------------| | 0x00 | Reserved | | 0x01 | IEEE Std 802.3 | | 0x02 | IEEE Std 802.9 ISLAN-16T | | 0x03 | IEEE Std 802.5 | | 0x04 | IEEE Std 1394 | | 0v05_0v1E | Peserved | # Register 22: Ethernet PHY Management Register 6 – Auto-Negotiation Expansion (MR6), address 0x06 This register enables software to determine the Auto-Negotiation and Next Page capabilities of the PHY and the link partner after Auto-Negotiation. Ethernet PHY Management Register 6 – Auto-Negotiation Expansion (MR6) Base 0x4004.8000 Address 0x06 Type RO, reset 0x0000 0 **LPANEGA** RO 0 the register is read. Link Partner is Auto-Negotiation Able # Register 23: Ethernet PHY Management Register 16 – Vendor-Specific (MR16), address 0x10 This register enables software to configure the operation of vendor-specific modes of the PHY. Ethernet PHY Management Register 16 – Vendor-Specific (MR16) Base 0x4004.8000 Address 0x10 Type R/W, reset 0x0140 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | APOL | R/W | 0 | Auto-Polarity Disable | | | | | | When set, disables the PHY's auto-polarity function. | | | | | | If this bit is 0, the PHY automatically inverts the received signal due to a wrong polarity connection during Auto-Negotiation if the PHY is in 10Base-T mode. | | 4 | RVSPOL | R/W | 0 | Receive Data Polarity | | | | | | This bit indicates whether the receive data pulses are being inverted. | | | | | | If the APOL bit is 0, then the RVSPOL bit is read-only and indicates whether the auto-polarity circuitry is reversing the polarity. In this case, a 1 in the RVSPOL bit indicates that the receive data is inverted while a 0 indicates that the receive data is not inverted. | | | | | | If the APOL bit is 1, then the RVSPOL bit is writable and software can force the receive data to be inverted. Setting RVSPOL to 1 forces the receive data to be inverted while a 0 does not invert the receive data. | | 3:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | PCSBP | R/W | 0 | PCS Bypass | | | | | | When set, enables the bypass of the PCS and scrambling/descrambling functions in 100Base-TX mode. This mode is only valid when Auto-Negotiation is disabled and 100Base-T mode is enabled. | | 0 | RXCC | R/W | 0 | Receive Clock Control | | | | | | When set, enables the Receive Clock Control power saving mode if the PHY is configured in 100Base-TX mode. This mode shuts down the receive clock when no data is being received from the physical medium to save power. This mode should not be used when PCSBP is enabled and is automatically disabled when the LOOPBK bit in the <b>MR0</b> register is set. | # Register 24: Ethernet PHY Management Register 17 – Interrupt Control/Status (MR17), address 0x11 This register provides the means for controlling and observing the events, which trigger a PHY interrupt in the **MACRIS** register. This register can also be used in a polling mode via the MII Serial Interface as a means to observe key events within the PHY via one register address. Bits 0 through 7 are status bits, which are each set to logic 1 based on an event. These bits are cleared after the register is read. Bits 8 through 15 of this register, when set to logic 1, enable their corresponding bit in the lower byte to signal a PHY interrupt in the **MACRIS** register. Ethernet PHY Management Register 17 – Interrupt Control/Status (MR17) Base 0x4004.8000 Address 0x11 Type R/W, reset 0x0000 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----------|---------|--------|--------|----------|----------|-----------|------------|------------|----------|---------|---------|-----------|-----------|------------|-------------| | | JABBER_IE | RXER_IE | PRX_IE | PDF_IE | LPACK_IE | LSCHG_IE | RFAULT_IE | ANEGCOMP_E | JABBER_INT | RXER_INT | PRX_INT | PDF_INT | LPACK_INT | LSCHG_INT | RFAULT_INT | anegoomp_nt | | Type | R/W RC | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------| | 15 | JABBER_IE | R/W | 0 | Jabber Interrupt Enable | | | | | | When set, enables system interrupts when a Jabber condition is detected by the PHY. | | 14 | RXER_IE | R/W | 0 | Receive Error Interrupt Enable | | | | | | When set, enables system interrupts when a receive error is detected by the PHY. | | 13 | PRX_IE | R/W | 0 | Page Received Interrupt Enable | | | | | | When set, enables system interrupts when a new page is received by the PHY. | | 12 | PDF_IE | R/W | 0 | Parallel Detection Fault Interrupt Enable | | | | | | When set, enables system interrupts when a Parallel Detection Fault is detected by the PHY. | | 11 | LPACK_IE | R/W | 0 | LP Acknowledge Interrupt Enable | | | | | | When set, enables system interrupts when FLP bursts are received with the Acknowledge bit during Auto-Negotiation. | | 10 | LSCHG_IE | R/W | 0 | Link Status Change Interrupt Enable | | | | | | When set, enables system interrupts when the Link Status changes from OK to FAIL. | | 9 | RFAULT_IE | R/W | 0 | Remote Fault Interrupt Enable | | | | | | When set, enables system interrupts when a Remote Fault condition is signaled by the link partner. | | 8 | ANEGCOMP_IE | R/W | 0 | Auto-Negotiation Complete Interrupt Enable | | | | | | When set, enables system interrupts when the Auto-Negotiation sequence has completed successfully. | | Bit/Field | Name | Туре | Reset | Description | |-----------|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------| | 7 | JABBER_INT | RC | 0 | Jabber Event Interrupt | | | | | | When set, indicates that a Jabber event has been detected by the 10Base-T circuitry. | | 6 | RXER_INT | RC | 0 | Receive Error Interrupt | | | | | | When set, indicates that a receive error has been detected by the PHY. | | 5 | PRX_INT | RC | 0 | Page Receive Interrupt | | | | | | When set, indicates that a new page has been received from the link partner during Auto-Negotiation. | | 4 | PDF_INT | RC | 0 | Parallel Detection Fault Interrupt | | | | | | When set, indicates that a Parallel Detection Fault has been detected by the PHY during the Auto-Negotiation process. | | 3 | LPACK_INT | RC | 0 | LP Acknowledge Interrupt | | | | | | When set, indicates that an FLP burst has been received with the Acknowledge bit set during Auto-Negotiation. | | 2 | LSCHG_INT | RC | 0 | Link Status Change Interrupt | | | | | | When set, indicates that the link status has changed from OK to FAIL. | | 1 | RFAULT_INT | RC | 0 | Remote Fault Interrupt | | | | | | When set, indicates that a Remote Fault condition has been signaled by the link partner. | | 0 | ANEGCOMP_INT | RC | 0 | Auto-Negotiation Complete Interrupt | | | | | | When set, indicates that the Auto-Negotiation sequence has completed successfully. | # Register 25: Ethernet PHY Management Register 18 – Diagnostic (MR18), address 0x12 This register enables software to diagnose the results of the previous Auto-Negotiation. Ethernet PHY Management Register 18 – Diagnostic (MR18) Base 0x4004.8000 Address 0x12 Type RO, reset 0x0000 | | · · | Ů | Ü | | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit/Field | Name | Type | Reset | Description | | 15:13 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 12 | ANEGF | RC | 0 | Auto-Negotiation Failure | | | | | | When set, indicates that no common technology was found during Auto-Negotiation and has failed. This bit remains set until read. | | 11 | DPLX | RO | 0 | Duplex Mode | | | | | | When set, indicates that Full-Duplex was the highest common denominator found during the Auto-Negotiation process. Otherwise, Half-Duplex was the highest common denominator found. | | 10 | RATE | RO | 0 | Rate | | | | | | When set, indicates that 100Base-TX was the highest common denominator found during the Auto-Negotiation process. Otherwise, 10Base-TX was the highest common denominator found. | | 9 | RXSD | RO | 0 | Receive Detection | | | | | | When set, indicates that receive signal detection has occurred (in 100Base-TX mode) or that Manchester-encoded data has been detected (in 10Base-T mode). | | 8 | RX_LOCK | RO | 0 | Receive PLL Lock | | | | | | When set, indicates that the Receive PLL has locked onto the receive signal for the selected speed of operation (10Base-T or 100Base-TX). | | 7:0 | reserved | RO | 00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 26: Ethernet PHY Management Register 19 – Transceiver Control (MR19), address 0x13 This register enables software to set the gain of the transmit output to compensate for transformer loss. Ethernet PHY Management Register 19 – Transceiver Control (MR19) Type RO Name reserved Base 0x4004.8000 Address 0x13 Type R/W, reset 0x4000 Bit/Field 13:0 Reset 0x0 | | | • • | | · | |-------|----------|-----|---|-------------------------------------------------------------------------------------------------------------------| | 15:14 | TXO[1:0] | R/W | 1 | Transmit Amplitude Selection | | | | | | The ${\tt TXO[1:0]}$ field sets the transmit output amplitude to account for transmit transformer insertion loss. | | | | | | Value Description | | | | | | 0x0 Gain set for 0.0dB of insertion loss | | | | | | 0x1 Gain set for 0.4dB of insertion loss | | | | | | 0x2 Gain set for 0.8dB of insertion loss | | | | | | 0x3 Gain set for 1.2dB of insertion loss | | | | | | | Software should not rely on the value of a reserved bit. To provide preserved across a read-modify-write operation. compatibility with future products, the value of a reserved bit should be Description # Register 27: Ethernet PHY Management Register 23 – LED Configuration (MR23), address 0x17 This register enables software to select the source that causes the LEDs to toggle. Ethernet PHY Management Register 23 – LED Configuration (MR23) Name Base 0x4004.8000 Address 0x17 Type R/W, reset 0x0010 Dit/Eiold Dooot | Bit/Field | Name | туре | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:4 | LED1[3:0] | R/W | 1 | LED1 Source | The LED1 field selects the source that toggles the LED1 signal. Value Description 0x0 Link OK 0x1 RX or TX Activity (Default LED1) 0x2 Reserved 0x3 Reserved 0x4 Reserved 0x5 100BASE-TX mode 0x6 10BASE-T mode 0x7 Full-Duplex 0x8 Link OK & Blink=RX or TX Activity 3:0 LED0[3:0] R/W 0 LED0 Source The LED0 field selects the source that toggles the LED0 signal. Value Description 0x0 Link OK (Default LED0) 0x1 RX or TX Activity 0x2 Reserved 0x3 Reserved 0x4 Reserved 0x5 100BASE-TX mode 0x6 10BASE-T mode 0x7 Full-Duplex 0x8 Link OK & Blink=RX or TX Activity ## Register 28: Ethernet PHY Management Register 24 – MDI/MDIX Control (MR24), address 0x18 This register enables software to control the behavior of the MDI/MDIX mux and its switching capabilities. Ethernet PHY Management Register 24 -MDI/MDIX Control (MR24) Base 0x4004.8000 Address 0x18 Type R/W, reset 0x00C0 ## 14 Analog Comparator An analog comparator is a peripheral that compares two analog voltages, and provides a logical output that signals the comparison result. The LM3S6100 controller provides one analog comparator that can be configured to drive an output or generate an interrupt. Note: Not all comparators have the option to drive an output pin. See the Comparator Operating Mode tables in "Functional Description" on page 357 for more information. A comparator can compare a test voltage against any one of these voltages: - An individual external reference voltage - A shared single external reference voltage - A shared internal reference voltage The comparator can provide its output to a device pin, acting as a replacement for an analog comparator on the board, or it can be used to signal the application via interrupts to cause it to start capturing a sample sequence. ### 14.1 Block Diagram Figure 14-1. Analog Comparator Module Block Diagram ## 14.2 Functional Description Important: It is recommended that the Digital-Input enable (the GPIODEN bit in the GPIO module) for the analog input pin be disabled to prevent excessive current draw from the I/O pads. The comparator compares the VIN- and VIN+ inputs to produce an output, VOUT. ``` VIN- < VIN+, VOUT = 1 VIN- > VIN+, VOUT = 0 ``` As shown in Figure 14-2 on page 358, the input source for VIN- is an external input. In addition to an external input, input sources for VIN+ can be the +ve input of comparator 0 or an internal reference. -ve input output +ve input **CINV** +ve input (alternate) IntGen reference input **ACCTL ACSTAT** Figure 14-2. Structure of Comparator Unit A comparator is configured through two status/control registers (ACCTL and ACSTAT). The internal reference is configured through one control register (ACREFCTL). Interrupt status and control is configured through three registers (ACMIS, ACRIS, and ACINTEN). The operating modes of the comparators are shown in the Comparator Operating Mode tables. Typically, the comparator output is used internally to generate controller interrupts. It may also be used to drive an external pin. Important: Certain register bit values must be set before using the analog comparators. The proper pad configuration for the comparator input and output pins are described in the Comparator Operating Mode tables. ACCNTL0 Comparator 0 **ASRCP** VIN-VIN+ Output Interrupt 00 C0-C0+ C0o yes 01 C0-C0+ C<sub>0</sub>o yes 10 C0-Vref C<sub>0</sub>o reserved Table 14-1. Comparator 0 Operating Modes C<sub>0</sub>o yes #### 14.2.1 **Internal Reference Programming** C0- 11 The structure of the internal reference is shown in Figure 14-3 on page 359. This is controlled by a single configuration register (ACREFCTL). Table 14-2 on page 359 shows the programming options to develop specific internal reference values, to compare an external voltage against a particular voltage generated internally. Figure 14-3. Comparator Internal Reference Structure Table 14-2. Internal Reference Voltage and ACREFCTL Field Values | ACREFCTL Register | | Output Reference Voltage Based on VREF Field Value | | | | |-------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | EN Bit Value | RNG Bit Value | | | | | | EN=0 | RNG=X | 0 V (GND) for any value of VREF; however, it is recommended that RNG=1 and VREF=0 for the least noisy ground reference. | | | | | EN=1 | | Total resistance in ladder is 31 R. $V_{REF} = AV_{DD} \times \frac{Rv_{REF}}{R_T}$ $V_{REF} = AV_{DD} \times \frac{(VREF + 8)}{31}$ $V_{REF} = 0.85 + 0.106 \times VREF$ | | | | | | | The range of internal reference in this mode is 0.85-2.448 V. | | | | | | RNG=1 | Total resistance in ladder is 23 R. $V_{REF} = AV_{DD} \times \frac{Rv_{REF}}{Rr}$ $V_{REF} = AV_{DD} \times \frac{VREF}{23}$ $V_{REF} = 0.143 \times VREF$ The range of internal reference for this mode is 0-2.152 V. | | | | ## 14.3 Initialization and Configuration The following example shows how to configure an analog comparator to read back its output value from an internal register. - 1. Enable the analog comparator 0 clock by writing a value of 0x0010.0000 to the **RCGC1** register in the System Control module. - 2. In the GPIO module, enable the GPIO port/pin associated with C0 as a GPIO input. - **3.** Configure the internal voltage reference to 1.65 V by writing the **ACREFCTL** register with the value 0x0000.030C. - 4. Configure comparator 0 to use the internal voltage reference and to *not* invert the output on the C0o pin by writing the **ACCTL0** register with the value of 0x0000.040C. - 5. Delay for some time. - 6. Read the comparator output value by reading the ACSTAT0 register's OVAL value. Change the level of the signal input on CO- to see the OVAL value change. ## 14.4 Register Map Table 14-3 on page 360 lists the comparator registers. The offset listed is a hexadecimal increment to the register's address, relative to the Analog Comparator base address of 0x4003.C000. **Table 14-3. Analog Comparators Register Map** | Offset | Name | Туре | Reset | Description | See<br>page | |--------|----------|-------|-------------|---------------------------------------------|-------------| | 0x00 | ACMIS | R/W1C | 0x0000.0000 | Analog Comparator Masked Interrupt Status | 361 | | 0x04 | ACRIS | RO | 0x0000.0000 | Analog Comparator Raw Interrupt Status | 362 | | 0x08 | ACINTEN | R/W | 0x0000.0000 | Analog Comparator Interrupt Enable | 363 | | 0x10 | ACREFCTL | R/W | 0x0000.0000 | Analog Comparator Reference Voltage Control | 364 | | 0x20 | ACSTAT0 | RO | 0x0000.0000 | Analog Comparator Status 0 | 365 | | 0x24 | ACCTL0 | R/W | 0x0000.0000 | Analog Comparator Control 0 | 366 | ## 14.5 Register Descriptions The remainder of this section lists and describes the Analog Comparator registers, in numerical order by address offset. # Register 1: Analog Comparator Masked Interrupt Status (ACMIS), offset 0x00 This register provides a summary of the interrupt status (masked) of the comparator. Analog Comparator Masked Interrupt Status (ACMIS) Base 0x4003.C000 Offset 0x00 Type R/W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | IN0 | R/W1C | 0 | Comparator 0 Masked Interrupt Status | Gives the masked interrupt state of this interrupt. Write 1 to this bit to clear the pending interrupt. # Register 2: Analog Comparator Raw Interrupt Status (ACRIS), offset 0x04 This register provides a summary of the interrupt status (raw) of the comparator. Analog Comparator Raw Interrupt Status (ACRIS) Base 0x4003.C000 Offset 0x04 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | IN0 | RO | 0 | Comparator 0 Interrupt Status | When set, indicates that an interrupt has been generated by comparator $\mathbf{0}.$ # Register 3: Analog Comparator Interrupt Enable (ACINTEN), offset 0x08 This register provides the interrupt enable for the comparator. Analog Comparator Interrupt Enable (ACINTEN) Base 0x4003.C000 Offset 0x08 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | INIO | DAM | 0 | Comparator () Interrupt Enable | When set, enables the controller interrupt from the comparator 0 output. ### Register 4: Analog Comparator Reference Voltage Control (ACREFCTL), offset 0x10 This register specifies whether the resistor ladder is powered on as well as the range and tap. Analog Comparator Reference Voltage Control (ACREFCTL) Base 0x4003.C000 Offset 0x10 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:10 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 9 | EN | R/W | 0 | Resistor Ladder Enable | | | | | | The EN bit specifies whether the resistor ladder is powered on. If 0, the resistor ladder is unpowered. If 1, the resistor ladder is connected to the analog $V_{DD}$ . | | | | | | This bit is reset to 0 so that the internal reference consumes the least amount of power if not used and programmed. | | 8 | RNG | R/W | 0 | Resistor Ladder Range | | | | | | The RNG bit specifies the range of the resistor ladder. If 0, the resistor ladder has a total resistance of 31 R. If 1, the resistor ladder has a total resistance of 23 R. | | 7:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3:0 | VREF | R/W | 0x00 | Resistor Ladder Voltage Ref | The $\mathtt{VREF}$ bit field specifies the resistor ladder tap that is passed through an analog multiplexer. The voltage corresponding to the tap position is the internal reference voltage available for comparison. See Table 14-2 on page 359 for some output reference voltage examples. # Register 5: Analog Comparator Status 0 (ACSTAT0), offset 0x20 This register specifies the current output value of the comparator. ### Analog Comparator Status 0 (ACSTAT0) Base 0x4003.C000 Offset 0x20 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | OVAL | RO | 0 | Comparator Output Value The OVAL bit specifies the current output value of the comparator. | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 6: Analog Comparator Control 0 (ACCTL0), offset 0x24 This register configures the comparator's input and output. Analog Comparator Control 0 (ACCTL0) Base 0x4003.C000 Offset 0x24 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10:9 | ASRCP | R/W | 0x00 | Analog Source Positive | | | | | | The ${\tt ASRCP}$ field specifies the source of input voltage to the VIN+ terminal of the comparator. The encodings for this field are as follows: | | | | | | Value Function | | | | | | 0x0 Pin value | | | | | | 0x1 Pin value of C0+ | | | | | | 0x2 Internal voltage reference | | | | | | 0x3 Reserved | | 8:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | ISLVAL | R/W | 0 | Interrupt Sense Level Value | | | | | | The ISLVAL bit specifies the sense value of the input that generates an interrupt if in Level Sense mode. If 0, an interrupt is generated if the comparator output is Low. Otherwise, an interrupt is generated if the comparator output is High. | | 3:2 | ISEN | R/W | 0x0 | Interrupt Sense | | | | | | The ISEN field specifies the sense of the comparator output that generates an interrupt. The sense conditioning is as follows: | Value Function 0x0 Level sense, see ISLVAL 0x1 Falling edge 0x2 Rising edge Either edge 0x3 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CINV | R/W | 0 | Comparator Output Invert | | | | | | The CINV bit conditionally inverts the output of the comparator. If 0, the output of the comparator is unchanged. If 1, the output of the comparator is inverted prior to being processed by hardware. | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # 15 Pin Diagram The LM3S6100 microcontroller pin diagrams are shown below. Figure 15-1. 100-Pin LQFP Package Pin Diagram Figure 15-2. 108-Ball BGA Package Pin Diagram (Top View) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | |---|----------|--------------|--------------|-----------------|----------------|--------------|-------------|--------------|-----------------------|---------------------|--------------|--------------| | Α | NC | NC | NC | NC | GNDA | PB4/<br>C0- | PB6/<br>C0+ | PB7/<br>TRST | PCO/<br>TCK/<br>SWCLK | PC3/<br>TDO/<br>SWO | NC | NC | | В | NC | NC | NC | NC | GNDA | GND | PB5/<br>C0o | PC2/<br>TDI | PC1/<br>TMS/<br>SWDIO | CMOD1 | NC | NC | | С | NC | NC NC | VDD25 | GND | GND | VDDA | VDDA | GNDPHY | GNDPHY | VCCPHY | PB2 | РВ3 | | D | NC | NC | VDD25 | | | | | | | VCCPHY | VCCPHY | PB1/<br>CCP2 | | E | NC | NC | LDO | | | | | | | VDD33 | CMOD0 | PB0/<br>CCP0 | | F | NC | NC | VDD25 | | | | | | | GND | GND | GND | | G | PD0 | PD1 | VDD25 | | | | | | | VDD33 | VDD33 | VDD33 | | н | PD3 | PD2 | GND | | | | | | | VDD33 | RST | PF1 | | J | KTALNPHY | KTALPPHY | GND | | | | | | | GND | PF2/<br>LED1 | PF3/<br>LED0 | | K | NC | NC NC | ERBIAS | GNDPHY | GND | GND | VDD33 | VDD33 | VDD33 | GND | NC NC | NC | | L | PC4 | NC NC | PAO/<br>UORx | PA3/<br>SSIOFss | PA4/<br>SSIORx | PA6/<br>CCP1 | RXIN | TXON | MDIO | GND | osco osco | VDD | | M | PC5 | PC6/<br>CCP3 | PA1/<br>UOTx | PA2/<br>SSIOCIL | PA5/<br>SSIOTx | NC | RXIP | TXOP | PF0 | NC | osc1 | NC | LM3S6100 # 16 Signal Tables The following tables list the signals available for each pin. Functionality is enabled by software with the **GPIOAFSEL** register. Important: All multiplexed pins are GPIOs by default, with the exception of the five JTAG pins (PB7 and PC[3:0]) which default to the JTAG functionality. Table 16-1 on page 370 shows the pin-to-signal-name mapping, including functional characteristics of the signals. Table 16-2 on page 374 lists the signals in alphabetical order by signal name. Table 16-3 on page 378 groups the signals by functionality, except for GPIOs. Table 16-4 on page 380 lists the GPIO pins and their alternate functionality. # 16.1 100-Pin LQFP Package Pin Tables Table 16-1. Signals by Pin Number | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 3 | VDDA | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | 4 | GNDA | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | 5 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 6 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 7 | LDO | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 µF or greater. The LDO pin must also be connected to the VDD25 pins at the board level in addition to the decoupling capacitor(s). | | 8 | VDD | - | Power | Positive supply for I/O and some logic. | | 9 | GND | - | Power | Ground reference for logic and I/O pins. | | 10 | PD0 | I/O | TTL | GPIO port D bit 0 | | 11 | PD1 | I/O | TTL | GPIO port D bit 1 | | 12 | PD2 | I/O | TTL | GPIO port D bit 2 | | 13 | PD3 | I/O | TTL | GPIO port D bit 3 | | 14 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | 15 | GND | - | Power | Ground reference for logic and I/O pins. | | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|----------------------------------------------------------------------------------------------------| | 16 | XTALPPHY | ı | TTL | XTALP of the Ethernet PHY | | 17 | XTALNPHY | 0 | TTL | XTALN of the Ethernet PHY | | 18 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 19 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 20 | VDD | - | Power | Positive supply for I/O and some logic. | | 21 | GND | - | Power | Ground reference for logic and I/O pins. | | 22 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 23 | PC6 | I/O | TTL | GPIO port C bit 6 | | | CCP3 | I/O | TTL | Capture/Compare/PWM 3 | | 24 | PC5 | I/O | TTL | GPIO port C bit 5 | | 25 | PC4 | I/O | TTL | GPIO port C bit 4 | | 26 | PA0 | I/O | TTL | GPIO port A bit 0 | | | U0Rx | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | 27 | PA1 | I/O | TTL | GPIO port A bit 1 | | | UOTx | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | | 28 | PA2 | I/O | TTL | GPIO port A bit 2 | | | SSIOClk | I/O | TTL | SSI module 0 clock | | 29 | PA3 | I/O | TTL | GPIO port A bit 3 | | | SSI0Fss | I/O | TTL | SSI module 0 frame | | 30 | PA4 | I/O | TTL | GPIO port A bit 4 | | | SSIORx | I | TTL | SSI module 0 receive | | 31 | PA5 | I/O | TTL | GPIO port A bit 5 | | | SSIOTx | 0 | TTL | SSI module 0 transmit | | 32 | VDD | - | Power | Positive supply for I/O and some logic. | | 33 | GND | - | Power | Ground reference for logic and I/O pins. | | 34 | PA6 | I/O | TTL | GPIO port A bit 6 | | | CCP1 | I/O | TTL | Capture/Compare/PWM 1 | | 35 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 36 | VCCPHY | I | TTL | VCC of the Ethernet PHY | | 37 | RXIN | ı | Analog | RXIN of the Ethernet PHY | | 38 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | 39 | GND | - | Power | Ground reference for logic and I/O pins. | | 40 | RXIP | I | Analog | RXIP of the Ethernet PHY | | 41 | ERBIAS | I | Analog | 12.4 KOhm resistor (1% precision) used internally for Ethernet PHY. | | 42 | GNDPHY | I | TTL | GND of the Ethernet PHY | | 43 | TXOP | 0 | Analog | TXOP of the Ethernet PHY | | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|----------------------------------------------------------------------------------------------------| | 44 | VDD | - | Power | Positive supply for I/O and some logic. | | 45 | GND | - | Power | Ground reference for logic and I/O pins. | | 46 | TXON | 0 | Analog | TXON of the Ethernet PHY | | 47 | PF0 | I/O | TTL | GPIO port F bit 0 | | 48 | osc0 | I | Analog | Main oscillator crystal input or an external clock reference input. | | 49 | OSC1 | 0 | Analog | Main oscillator crystal output. | | 50 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 51 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 52 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 53 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 54 | GND | - | Power | Ground reference for logic and I/O pins. | | 55 | VDD | - | Power | Positive supply for I/O and some logic. | | 56 | VDD | - | Power | Positive supply for I/O and some logic. | | 57 | GND | - | Power | Ground reference for logic and I/O pins. | | 58 | MDIO | I/O | TTL | MDIO of the Ethernet PHY | | 59 | PF3 | I/O | TTL | GPIO port F bit 3 | | | LED0 | 0 | TTL | MII LED 0 | | 60 | PF2 | I/O | TTL | GPIO port F bit 2 | | | LED1 | 0 | TTL | MII LED 1 | | 61 | PF1 | I/O | TTL | GPIO port F bit 1 | | 62 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | 63 | GND | - | Power | Ground reference for logic and I/O pins. | | 64 | RST | I | TTL | System reset input. | | 65 | CMOD0 | I/O | TTL | CPU Mode bit 0. Input must be set to logic 0 (grounded); other encodings reserved. | | 66 | PB0 | I/O | TTL | GPIO port B bit 0 | | | CCP0 | I/O | TTL | Capture/Compare/PWM 0 | | 67 | PB1 | I/O | TTL | GPIO port B bit 1 | | | CCP2 | I/O | TTL | Capture/Compare/PWM 2 | | 68 | VDD | - | Power | Positive supply for I/O and some logic. | | 69 | GND | - | Power | Ground reference for logic and I/O pins. | | 70 | PB2 | I/O | TTL | GPIO port B bit 2 | | 71 | PB3 | I/O | TTL | GPIO port B bit 3 | | 72 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 73 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 74 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 75 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 76 | CMOD1 | I/O | TTL | CPU Mode bit 1. Input must be set to logic 0 (grounded); other encodings reserved. | | 77 | PC3 | I/O | TTL | GPIO port C bit 3 | | | TDO | 0 | TTL | JTAG TDO and SWO | | | SWO | 0 | TTL | JTAG TDO and SWO | | 78 | PC2 | I/O | TTL | GPIO port C bit 2 | | | TDI | ı | TTL | JTAG TDI | | 79 | PC1 | I/O | TTL | GPIO port C bit 1 | | | TMS | I/O | TTL | JTAG TMS and SWDIO | | | SWDIO | I/O | TTL | JTAG TMS and SWDIO | | 80 | PC0 | I/O | TTL | GPIO port C bit 0 | | | TCK | I | TTL | JTAG/SWD CLK | | | SWCLK | I | TTL | JTAG/SWD CLK | | 81 | VDD | - | Power | Positive supply for I/O and some logic. | | 82 | GND | - | Power | Ground reference for logic and I/O pins. | | 83 | VCCPHY | 1 | TTL | VCC of the Ethernet PHY | | 84 | VCCPHY | 1 | TTL | VCC of the Ethernet PHY | | 85 | GNDPHY | 1 | TTL | GND of the Ethernet PHY | | 86 | GNDPHY | 1 | TTL | GND of the Ethernet PHY | | 87 | GND | - | Power | Ground reference for logic and I/O pins. | | 88 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | 89 | PB7 | I/O | TTL | GPIO port B bit 7 | | | TRST | 1 | TTL | JTAG TRSTn | | 90 | PB6 | I/O | TTL | GPIO port B bit 6 | | | C0+ | 1 | Analog | Analog comparator 0 positive input | | 91 | PB5 | I/O | TTL | GPIO port B bit 5 | | | C0o | 0 | TTL | Analog comparator 0 output | | 92 | PB4 | I/O | TTL | GPIO port B bit 4 | | | C0- | I | Analog | Analog comparator 0 negative input | | 93 | VDD | - | Power | Positive supply for I/O and some logic. | | 94 | GND | - | Power | Ground reference for logic and I/O pins. | | 95 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 96 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 97 | GNDA | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 98 | VDDA | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | 99 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 100 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | Table 16-2. Signals by Signal Name | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C0+ | 90 | I | Analog | Analog comparator 0 positive input | | C0- | 92 | Į | Analog | Analog comparator 0 negative input | | C0o | 91 | 0 | TTL | Analog comparator 0 output | | CCP0 | 66 | I/O | TTL | Capture/Compare/PWM 0 | | CCP1 | 34 | I/O | TTL | Capture/Compare/PWM 1 | | CCP2 | 67 | I/O | TTL | Capture/Compare/PWM 2 | | CCP3 | 23 | I/O | TTL | Capture/Compare/PWM 3 | | CMOD0 | 65 | I/O | TTL | CPU Mode bit 0. Input must be set to logic 0 (grounded); other encodings reserved. | | CMOD1 | 76 | I/O | TTL | CPU Mode bit 1. Input must be set to logic 0 (grounded); other encodings reserved. | | ERBIAS | 41 | I | Analog | 12.4 KOhm resistor (1% precision) used internally for Ethernet PHY. | | GND | 9 | - | Power | Ground reference for logic and I/O pins. | | GND | 15 | - | Power | Ground reference for logic and I/O pins. | | GND | 21 | - | Power | Ground reference for logic and I/O pins. | | GND | 33 | - | Power | Ground reference for logic and I/O pins. | | GND | 39 | - | Power | Ground reference for logic and I/O pins. | | GND | 45 | - | Power | Ground reference for logic and I/O pins. | | GND | 54 | - | Power | Ground reference for logic and I/O pins. | | GND | 57 | - | Power | Ground reference for logic and I/O pins. | | GND | 63 | - | Power | Ground reference for logic and I/O pins. | | GND | 69 | - | Power | Ground reference for logic and I/O pins. | | GND | 82 | - | Power | Ground reference for logic and I/O pins. | | GND | 87 | - | Power | Ground reference for logic and I/O pins. | | GND | 94 | - | Power | Ground reference for logic and I/O pins. | | GNDA | 4 | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | GNDA | 97 | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GNDPHY | 42 | I | TTL | GND of the Ethernet PHY | | GNDPHY | 85 | Į | TTL | GND of the Ethernet PHY | | GNDPHY | 86 | I | TTL | GND of the Ethernet PHY | | LDO | 7 | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 $\mu$ F or greater. The LDO pin must also be connected to the VDD25 pins at the board level in addition to the decoupling capacitor(s). | | LED0 | 59 | 0 | TTL | MII LED 0 | | LED1 | 60 | 0 | TTL | MII LED 1 | | MDIO | 58 | I/O | TTL | MDIO of the Ethernet PHY | | NC | 1 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 2 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 5 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 6 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 18 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 19 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 22 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 35 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 50 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 51 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 52 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 53 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 72 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 73 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 74 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 75 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 95 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 96 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | 99 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|---------------------------------------------------------------------| | NC | 100 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | osc0 | 48 | I | Analog | Main oscillator crystal input or an external clock reference input. | | OSC1 | 49 | 0 | Analog | Main oscillator crystal output. | | PA0 | 26 | I/O | TTL | GPIO port A bit 0 | | PA1 | 27 | I/O | TTL | GPIO port A bit 1 | | PA2 | 28 | I/O | TTL | GPIO port A bit 2 | | PA3 | 29 | I/O | TTL | GPIO port A bit 3 | | PA4 | 30 | I/O | TTL | GPIO port A bit 4 | | PA5 | 31 | I/O | TTL | GPIO port A bit 5 | | PA6 | 34 | I/O | TTL | GPIO port A bit 6 | | PB0 | 66 | I/O | TTL | GPIO port B bit 0 | | PB1 | 67 | I/O | TTL | GPIO port B bit 1 | | PB2 | 70 | I/O | TTL | GPIO port B bit 2 | | PB3 | 71 | I/O | TTL | GPIO port B bit 3 | | PB4 | 92 | I/O | TTL | GPIO port B bit 4 | | PB5 | 91 | I/O | TTL | GPIO port B bit 5 | | PB6 | 90 | I/O | TTL | GPIO port B bit 6 | | PB7 | 89 | I/O | TTL | GPIO port B bit 7 | | PC0 | 80 | I/O | TTL | GPIO port C bit 0 | | PC1 | 79 | I/O | TTL | GPIO port C bit 1 | | PC2 | 78 | I/O | TTL | GPIO port C bit 2 | | PC3 | 77 | I/O | TTL | GPIO port C bit 3 | | PC4 | 25 | I/O | TTL | GPIO port C bit 4 | | PC5 | 24 | I/O | TTL | GPIO port C bit 5 | | PC6 | 23 | I/O | TTL | GPIO port C bit 6 | | PD0 | 10 | I/O | TTL | GPIO port D bit 0 | | PD1 | 11 | I/O | TTL | GPIO port D bit 1 | | PD2 | 12 | I/O | TTL | GPIO port D bit 2 | | PD3 | 13 | I/O | TTL | GPIO port D bit 3 | | PF0 | 47 | I/O | TTL | GPIO port F bit 0 | | PF1 | 61 | I/O | TTL | GPIO port F bit 1 | | PF2 | 60 | I/O | TTL | GPIO port F bit 2 | | PF3 | 59 | I/O | TTL | GPIO port F bit 3 | | RST | 64 | I | TTL | System reset input. | | RXIN | 37 | I | Analog | RXIN of the Ethernet PHY | | RXIP | 40 | I | Analog | RXIP of the Ethernet PHY | | SSIOClk | 28 | I/O | TTL | SSI module 0 clock | | SSI0Fss | 29 | I/O | TTL | SSI module 0 frame | | SSIORX | 30 | I | TTL | SSI module 0 receive | | SSIOTX | 31 | 0 | TTL | SSI module 0 transmit | | SWCLK | 80 | I | TTL | JTAG/SWD CLK | | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SWDIO | 79 | I/O | TTL | JTAG TMS and SWDIO | | SWO | 77 | 0 | TTL | JTAG TDO and SWO | | TCK | 80 | I | TTL | JTAG/SWD CLK | | TDI | 78 | I | TTL | JTAG TDI | | TDO | 77 | 0 | TTL | JTAG TDO and SWO | | TMS | 79 | I/O | TTL | JTAG TMS and SWDIO | | TRST | 89 | I | TTL | JTAG TRSTn | | TXON | 46 | 0 | Analog | TXON of the Ethernet PHY | | TXOP | 43 | 0 | Analog | TXOP of the Ethernet PHY | | UORx | 26 | l | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | UOTx | 27 | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | | VCCPHY | 36 | I | TTL | VCC of the Ethernet PHY | | VCCPHY | 83 | I | TTL | VCC of the Ethernet PHY | | VCCPHY | 84 | I | TTL | VCC of the Ethernet PHY | | VDD | 8 | - | Power | Positive supply for I/O and some logic. | | VDD | 20 | - | Power | Positive supply for I/O and some logic. | | VDD | 32 | - | Power | Positive supply for I/O and some logic. | | VDD | 44 | - | Power | Positive supply for I/O and some logic. | | VDD | 55 | - | Power | Positive supply for I/O and some logic. | | VDD | 56 | - | Power | Positive supply for I/O and some logic. | | VDD | 68 | - | Power | Positive supply for I/O and some logic. | | VDD | 81 | - | Power | Positive supply for I/O and some logic. | | VDD | 93 | - | Power | Positive supply for I/O and some logic. | | VDD25 | 14 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | VDD25 | 38 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | VDD25 | 62 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | VDD25 | 88 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | VDDA | 3 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | VDDA | 98 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | XTALNPHY | 17 | 0 | TTL | XTALN of the Ethernet PHY | | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|---------------------------| | XTALPPHY | 16 | I | TTL | XTALP of the Ethernet PHY | Table 16-3. Signals by Function, Except for GPIO | Function | Pin Name | Pin<br>Number | Pin Type | Buffer<br>Type | Description | |-----------------|----------|---------------|----------|----------------|---------------------------------------------------------------------| | Analog | C0+ | 90 | I | Analog | Analog comparator 0 positive input | | Comparators | C0- | 92 | I | Analog | Analog comparator 0 negative input | | | C0o | 91 | 0 | TTL | Analog comparator 0 output | | Ethernet PHY | ERBIAS | 41 | I | Analog | 12.4 KOhm resistor (1% precision) used internally for Ethernet PHY. | | | GNDPHY | 42 | I | TTL | GND of the Ethernet PHY | | | GNDPHY | 85 | I | TTL | GND of the Ethernet PHY | | | GNDPHY | 86 | I | TTL | GND of the Ethernet PHY | | | LED0 | 59 | 0 | TTL | MII LED 0 | | | LED1 | 60 | 0 | TTL | MII LED 1 | | | MDIO | 58 | I/O | TTL | MDIO of the Ethernet PHY | | | RXIN | 37 | I | Analog | RXIN of the Ethernet PHY | | | RXIP | 40 | I | Analog | RXIP of the Ethernet PHY | | | TXON | 46 | 0 | Analog | TXON of the Ethernet PHY | | | TXOP | 43 | 0 | Analog | TXOP of the Ethernet PHY | | | VCCPHY | 36 | I | TTL | VCC of the Ethernet PHY | | | VCCPHY | 83 | I | TTL | VCC of the Ethernet PHY | | | VCCPHY | 84 | I | TTL | VCC of the Ethernet PHY | | | XTALNPHY | 17 | 0 | TTL | XTALN of the Ethernet PHY | | | XTALPPHY | 16 | I | TTL | XTALP of the Ethernet PHY | | General-Purpose | CCP0 | 66 | I/O | TTL | Capture/Compare/PWM 0 | | Timers | CCP1 | 34 | I/O | TTL | Capture/Compare/PWM 1 | | | CCP2 | 67 | I/O | TTL | Capture/Compare/PWM 2 | | | CCP3 | 23 | I/O | TTL | Capture/Compare/PWM 3 | | JTAG/SWD/SWO | SWCLK | 80 | I | TTL | JTAG/SWD CLK | | | SWDIO | 79 | I/O | TTL | JTAG TMS and SWDIO | | | SWO | 77 | 0 | TTL | JTAG TDO and SWO | | | TCK | 80 | I | TTL | JTAG/SWD CLK | | | TDI | 78 | I | TTL | JTAG TDI | | | TDO | 77 | 0 | TTL | JTAG TDO and SWO | | | TMS | 79 | I/O | TTL | JTAG TMS and SWDIO | | Power | GND | 9 | - | Power | Ground reference for logic and I/O pins. | | | GND | 15 | - | Power | Ground reference for logic and I/O pins. | | | GND | 21 | - | Power | Ground reference for logic and I/O pins. | | | GND | 33 | - | Power | Ground reference for logic and I/O pins. | | | GND | 39 | - | Power | Ground reference for logic and I/O pins. | | | GND | 45 | - | Power | Ground reference for logic and I/O pins. | | | GND | 54 | - | Power | Ground reference for logic and I/O pins. | | Function | Pin Name | Pin<br>Number | Pin Type | Buffer<br>Type | Description | |----------|----------|---------------|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | GND | 57 | - | Power | Ground reference for logic and I/O pins. | | | GND | 63 | - | Power | Ground reference for logic and I/O pins. | | | GND | 69 | - | Power | Ground reference for logic and I/O pins. | | | GND | 82 | - | Power | Ground reference for logic and I/O pins. | | | GND | 87 | - | Power | Ground reference for logic and I/O pins. | | | GND | 94 | - | Power | Ground reference for logic and I/O pins. | | | GNDA | 4 | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | | GNDA | 97 | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | | LDO | 7 | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 $\mu$ F or greater. The LDO pin must also be connected to the VDD25 pins at the board level in addition to the decoupling capacitor(s). | | | VDD | 8 | - | Power | Positive supply for I/O and some logic. | | | VDD | 20 | - | Power | Positive supply for I/O and some logic. | | | VDD | 32 | - | Power | Positive supply for I/O and some logic. | | | VDD | 44 | - | Power | Positive supply for I/O and some logic. | | | VDD | 55 | - | Power | Positive supply for I/O and some logic. | | | VDD | 56 | - | Power | Positive supply for I/O and some logic. | | | VDD | 68 | - | Power | Positive supply for I/O and some logic. | | | VDD | 81 | - | Power | Positive supply for I/O and some logic. | | | VDD | 93 | - | Power | Positive supply for I/O and some logic. | | | VDD25 | 14 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDD25 | 38 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDD25 | 62 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDD25 | 88 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDDA | 3 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | | VDDA | 98 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | SSI | SSI0Clk | 28 | I/O | TTL | SSI module 0 clock | | | SSI0Fss | 29 | I/O | TTL | SSI module 0 frame | | | SSI0Rx | 30 | I | TTL | SSI module 0 receive | | Function | Pin Name | Pin<br>Number | Pin Type | Buffer<br>Type | Description | |-------------------------|----------|---------------|----------|----------------|------------------------------------------------------------------------------------| | | SSI0Tx | 31 | 0 | TTL | SSI module 0 transmit | | System Control & Clocks | CMOD0 | 65 | I/O | TTL | CPU Mode bit 0. Input must be set to logic 0 (grounded); other encodings reserved. | | | CMOD1 | 76 | I/O | TTL | CPU Mode bit 1. Input must be set to logic 0 (grounded); other encodings reserved. | | | osc0 | 48 | I | Analog | Main oscillator crystal input or an external clock reference input. | | | OSC1 | 49 | 0 | Analog | Main oscillator crystal output. | | | RST | 64 | I | TTL | System reset input. | | | TRST | 89 | ļ | TTL | JTAG TRSTn | | UART | U0Rx | 26 | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | | UOTx | 27 | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | **Table 16-4. GPIO Pins and Alternate Functions** | GPIO Pin | Pin Number | Multiplexed Function | Multiplexed Function | |----------|------------|----------------------|----------------------| | PA0 | 26 | U0Rx | | | PA1 | 27 | U0Tx | | | PA2 | 28 | SSIOClk | | | PA3 | 29 | SSI0Fss | | | PA4 | 30 | SSIORx | | | PA5 | 31 | SSIOTx | | | PA6 | 34 | CCP1 | | | PB0 | 66 | CCP0 | | | PB1 | 67 | CCP2 | | | PB2 | 70 | | | | PB3 | 71 | | | | PB4 | 92 | C0- | | | PB5 | 91 | COo | | | PB6 | 90 | C0+ | | | PB7 | 89 | TRST | | | PC0 | 80 | TCK | SWCLK | | PC1 | 79 | TMS | SWDIO | | PC2 | 78 | TDI | | | PC3 | 77 | TDO | SWO | | PC4 | 25 | | | | PC5 | 24 | | | | PC6 | 23 | CCP3 | | | PD0 | 10 | | | | PD1 | 11 | | | | PD2 | 12 | | | | PD3 | 13 | | | | GPIO Pin | Pin Number | Multiplexed Function | Multiplexed Function | |----------|------------|----------------------|----------------------| | PF0 | 47 | | | | PF1 | 61 | | | | PF2 | 60 | LED1 | | | PF3 | 59 | LED0 | | # 16.2 108-Pin BGA Package Pin Tables Table 16-5. Signals by Pin Number | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | A2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | A3 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | A4 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | A5 | GNDA | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | A6 | PB4 | I/O | TTL | GPIO port B bit 4 | | | C0- | I | Analog | Analog comparator 0 negative input | | A7 | PB6 | I/O | TTL | GPIO port B bit 6 | | | C0+ | I | Analog | Analog comparator 0 positive input | | A8 | PB7 | I/O | TTL | GPIO port B bit 7 | | | TRST | I | TTL | JTAG TRSTn | | A9 | PC0 | I/O | TTL | GPIO port C bit 0 | | | TCK | I | TTL | JTAG/SWD CLK | | | SWCLK | I | TTL | JTAG/SWD CLK | | A10 | PC3 | I/O | TTL | GPIO port C bit 3 | | | TDO | 0 | TTL | JTAG TDO and SWO | | | SWO | 0 | TTL | JTAG TDO and SWO | | A11 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | A12 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | B1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | B2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | В3 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | B4 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B5 | GNDA | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | B6 | GND | - | Power | Ground reference for logic and I/O pins. | | В7 | PB5 | I/O | TTL | GPIO port B bit 5 | | | C0o | 0 | TTL | Analog comparator 0 output | | В8 | PC2 | I/O | TTL | GPIO port C bit 2 | | | TDI | I | TTL | JTAG TDI | | В9 | PC1 | I/O | TTL | GPIO port C bit 1 | | | TMS | I/O | TTL | JTAG TMS and SWDIO | | | SWDIO | I/O | TTL | JTAG TMS and SWDIO | | B10 | CMOD1 | I/O | TTL | CPU Mode bit 1. Input must be set to logic 0 (grounded); other encodings reserved. | | B11 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | B12 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | C1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | C2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | C3 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | C4 | GND | - | Power | Ground reference for logic and I/O pins. | | C5 | GND | - | Power | Ground reference for logic and I/O pins. | | C6 | VDDA | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | C7 | VDDA | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | C8 | GNDPHY | I | TTL | GND of the Ethernet PHY | | C9 | GNDPHY | I | TTL | GND of the Ethernet PHY | | C10 | VCCPHY | I | TTL | VCC of the Ethernet PHY | | C11 | PB2 | I/O | TTL | GPIO port B bit 2 | | C12 | PB3 | I/O | TTL | GPIO port B bit 3 | | D1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | D2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | D3 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D10 | VCCPHY | I | TTL | VCC of the Ethernet PHY | | D11 | VCCPHY | I | TTL | VCC of the Ethernet PHY | | D12 | PB1 | I/O | TTL | GPIO port B bit 1 | | | CCP2 | I/O | TTL | Capture/Compare/PWM 2 | | E1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | E2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | E3 | LDO | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 $\mu$ F or greater. The LDO pin must also be connected to the VDD25 pins at the board level in addition to the decoupling capacitor(s). | | E10 | VDD33 | - | Power | Positive supply for I/O and some logic. | | E11 | CMOD0 | I/O | TTL | CPU Mode bit 0. Input must be set to logic 0 (grounded); other encodings reserved. | | E12 | PB0 | I/O | TTL | GPIO port B bit 0 | | | CCP0 | I/O | TTL | Capture/Compare/PWM 0 | | F1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | F2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | F3 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | F10 | GND | - | Power | Ground reference for logic and I/O pins. | | F11 | GND | - | Power | Ground reference for logic and I/O pins. | | F12 | GND | - | Power | Ground reference for logic and I/O pins. | | G1 | PD0 | I/O | TTL | GPIO port D bit 0 | | G2 | PD1 | I/O | TTL | GPIO port D bit 1 | | G3 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | G10 | VDD33 | - | Power | Positive supply for I/O and some logic. | | G11 | VDD33 | - | Power | Positive supply for I/O and some logic. | | G12 | VDD33 | - | Power | Positive supply for I/O and some logic. | | H1 | PD3 | I/O | TTL | GPIO port D bit 3 | | H2 | PD2 | I/O | TTL | GPIO port D bit 2 | | H3 | GND | - | Power | Ground reference for logic and I/O pins. | | H10 | VDD33 | - | Power | Positive supply for I/O and some logic. | | H11 | RST | I | TTL | System reset input. | | H12 | PF1 | I/O | TTL | GPIO port F bit 1 | | J1 | XTALNPHY | 0 | TTL | XTALN of the Ethernet PHY | | J2 | XTALPPHY | I | TTL | XTALP of the Ethernet PHY | | J3 | GND | - | Power | Ground reference for logic and I/O pins. | | J10 | GND | - | Power | Ground reference for logic and I/O pins. | | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|----------------------------------------------------------------------------| | J11 | PF2 | I/O | TTL | GPIO port F bit 2 | | | LED1 | 0 | TTL | MII LED 1 | | J12 | PF3 | I/O | TTL | GPIO port F bit 3 | | - | LED0 | 0 | TTL | MII LED 0 | | K1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | K2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | К3 | ERBIAS | I | Analog | 12.4 KOhm resistor (1% precision) used internally for Ethernet PHY. | | K4 | GNDPHY | I | TTL | GND of the Ethernet PHY | | K5 | GND | - | Power | Ground reference for logic and I/O pins. | | K6 | GND | - | Power | Ground reference for logic and I/O pins. | | K7 | VDD33 | - | Power | Positive supply for I/O and some logic. | | K8 | VDD33 | - | Power | Positive supply for I/O and some logic. | | K9 | VDD33 | - | Power | Positive supply for I/O and some logic. | | K10 | GND | - | Power | Ground reference for logic and I/O pins. | | K11 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | K12 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | L1 | PC4 | I/O | TTL | GPIO port C bit 4 | | L2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | L3 | PA0 | I/O | TTL | GPIO port A bit 0 | | | U0Rx | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | L4 | PA3 | I/O | TTL | GPIO port A bit 3 | | | SSI0Fss | I/O | TTL | SSI module 0 frame | | L5 | PA4 | I/O | TTL | GPIO port A bit 4 | | | SSI0Rx | I | TTL | SSI module 0 receive | | L6 | PA6 | I/O | TTL | GPIO port A bit 6 | | - | CCP1 | I/O | TTL | Capture/Compare/PWM 1 | | L7 | RXIN | I | Analog | RXIN of the Ethernet PHY | | L8 | TXON | 0 | Analog | TXON of the Ethernet PHY | | L9 | MDIO | I/O | TTL | MDIO of the Ethernet PHY | | L10 | GND | - | Power | Ground reference for logic and I/O pins. | | L11 | osc0 | 1 | Analog | Main oscillator crystal input or an external clock reference input. | | L12 | VDD | - | Power | Positive supply for I/O and some logic. | | M1 | PC5 | I/O | TTL | GPIO port C bit 5 | | M2 | PC6 | I/O | TTL | GPIO port C bit 6 | | | CCP3 | I/O | TTL | Capture/Compare/PWM 3 | | Pin Number | Pin Name | Pin Type | Buffer Type | Description | |------------|----------|----------|-------------|-----------------------------------------------------------------------------| | M3 | PA1 | I/O | TTL | GPIO port A bit 1 | | | U0Tx | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | | M4 | PA2 | I/O | TTL | GPIO port A bit 2 | | | SSIOClk | I/O | TTL | SSI module 0 clock | | M5 | PA5 | I/O | TTL | GPIO port A bit 5 | | | SSIOTx | 0 | TTL | SSI module 0 transmit | | M6 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | M7 | RXIP | Į | Analog | RXIP of the Ethernet PHY | | M8 | TXOP | 0 | Analog | TXOP of the Ethernet PHY | | M9 | PF0 | I/O | TTL | GPIO port F bit 0 | | M10 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | M11 | OSC1 | 0 | Analog | Main oscillator crystal output. | | M12 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | Table 16-6. Signals by Signal Name | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|------------------------------------------------------------------------------------| | C0+ | A7 | I | Analog | Analog comparator 0 positive input | | C0- | A6 | I | Analog | Analog comparator 0 negative input | | C0o | B7 | 0 | TTL | Analog comparator 0 output | | CCP0 | E12 | I/O | TTL | Capture/Compare/PWM 0 | | CCP1 | L6 | I/O | TTL | Capture/Compare/PWM 1 | | CCP2 | D12 | I/O | TTL | Capture/Compare/PWM 2 | | CCP3 | M2 | I/O | TTL | Capture/Compare/PWM 3 | | CMOD0 | E11 | I/O | TTL | CPU Mode bit 0. Input must be set to logic 0 (grounded); other encodings reserved. | | CMOD1 | B10 | I/O | TTL | CPU Mode bit 1. Input must be set to logic 0 (grounded); other encodings reserved. | | ERBIAS | K3 | I | Analog | 12.4 KOhm resistor (1% precision) used internally for Ethernet PHY. | | GND | C4 | - | Power | Ground reference for logic and I/O pins. | | GND | C5 | - | Power | Ground reference for logic and I/O pins. | | GND | H3 | - | Power | Ground reference for logic and I/O pins. | | GND | J3 | - | Power | Ground reference for logic and I/O pins. | | GND | K5 | - | Power | Ground reference for logic and I/O pins. | | GND | K6 | - | Power | Ground reference for logic and I/O pins. | | GND | L10 | - | Power | Ground reference for logic and I/O pins. | | GND | K10 | - | Power | Ground reference for logic and I/O pins. | | GND | J10 | - | Power | Ground reference for logic and I/O pins. | | GND | F10 | - | Power | Ground reference for logic and I/O pins. | | GND | F11 | - | Power | Ground reference for logic and I/O pins. | | GND | В6 | - | Power | Ground reference for logic and I/O pins. | | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GND | F12 | - | Power | Ground reference for logic and I/O pins. | | GNDA | B5 | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | GNDA | A5 | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | GNDPHY | K4 | I | TTL | GND of the Ethernet PHY | | GNDPHY | C8 | I | TTL | GND of the Ethernet PHY | | GNDPHY | C9 | I | TTL | GND of the Ethernet PHY | | LDO | E3 | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 $\mu$ F or greater. The LDO pin must also be connected to the VDD25 pins at the board level in addition to the decoupling capacitor(s). | | LED0 | J12 | 0 | TTL | MII LED 0 | | LED1 | J11 | 0 | TTL | MII LED 1 | | MDIO | L9 | I/O | TTL | MDIO of the Ethernet PHY | | NC | B1 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | A1 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | В3 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | B2 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | A2 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | А3 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | B4 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | A4 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | M12 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | M6 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | L2 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | E1 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | E2 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | F2 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|---------------------------------------------------------------------| | NC | F1 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | A11 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | B12 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | B11 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | A12 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | D1 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | D2 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | C2 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | C1 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | K1 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | K2 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | M10 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | K11 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | NC | K12 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | OSC0 | L11 | I | Analog | Main oscillator crystal input or an external clock reference input. | | OSC1 | M11 | 0 | Analog | Main oscillator crystal output. | | PA0 | L3 | I/O | TTL | GPIO port A bit 0 | | PA1 | M3 | I/O | TTL | GPIO port A bit 1 | | PA2 | M4 | I/O | TTL | GPIO port A bit 2 | | PA3 | L4 | I/O | TTL | GPIO port A bit 3 | | PA4 | L5 | I/O | TTL | GPIO port A bit 4 | | PA5 | M5 | I/O | TTL | GPIO port A bit 5 | | PA6 | L6 | I/O | TTL | GPIO port A bit 6 | | PB0 | E12 | I/O | TTL | GPIO port B bit 0 | | PB1 | D12 | I/O | TTL | GPIO port B bit 1 | | PB2 | C11 | I/O | TTL | GPIO port B bit 2 | | PB3 | C12 | I/O | TTL | GPIO port B bit 3 | | PB4 | A6 | I/O | TTL | GPIO port B bit 4 | | PB5 | В7 | I/O | TTL | GPIO port B bit 5 | | PB6 | A7 | I/O | TTL | GPIO port B bit 6 | | PB7 | A8 | I/O | TTL | GPIO port B bit 7 | | PC0 | A9 | I/O | TTL | GPIO port C bit 0 | | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|----------------------------------------------------------------------------------------------------| | PC1 | В9 | I/O | TTL | GPIO port C bit 1 | | PC2 | B8 | I/O | TTL | GPIO port C bit 2 | | PC3 | A10 | I/O | TTL | GPIO port C bit 3 | | PC4 | L1 | I/O | TTL | GPIO port C bit 4 | | PC5 | M1 | I/O | TTL | GPIO port C bit 5 | | PC6 | M2 | I/O | TTL | GPIO port C bit 6 | | PD0 | G1 | I/O | TTL | GPIO port D bit 0 | | PD1 | G2 | I/O | TTL | GPIO port D bit 1 | | PD2 | H2 | I/O | TTL | GPIO port D bit 2 | | PD3 | H1 | I/O | TTL | GPIO port D bit 3 | | PF0 | M9 | I/O | TTL | GPIO port F bit 0 | | PF1 | H12 | I/O | TTL | GPIO port F bit 1 | | PF2 | J11 | I/O | TTL | GPIO port F bit 2 | | PF3 | J12 | I/O | TTL | GPIO port F bit 3 | | RST | H11 | Į | TTL | System reset input. | | RXIN | L7 | I | Analog | RXIN of the Ethernet PHY | | RXIP | M7 | Į | Analog | RXIP of the Ethernet PHY | | SSIOClk | M4 | I/O | TTL | SSI module 0 clock | | SSI0Fss | L4 | I/O | TTL | SSI module 0 frame | | SSI0Rx | L5 | I | TTL | SSI module 0 receive | | SSI0Tx | M5 | 0 | TTL | SSI module 0 transmit | | SWCLK | A9 | I | TTL | JTAG/SWD CLK | | SWDIO | B9 | I/O | TTL | JTAG TMS and SWDIO | | SWO | A10 | 0 | TTL | JTAG TDO and SWO | | TCK | A9 | Į | TTL | JTAG/SWD CLK | | TDI | B8 | I | TTL | JTAG TDI | | TDO | A10 | 0 | TTL | JTAG TDO and SWO | | TMS | В9 | I/O | TTL | JTAG TMS and SWDIO | | TRST | A8 | I | TTL | JTAG TRSTn | | TXON | L8 | 0 | Analog | TXON of the Ethernet PHY | | TXOP | M8 | 0 | Analog | TXOP of the Ethernet PHY | | U0Rx | L3 | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | UOTx | M3 | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | | VCCPHY | C10 | I | TTL | VCC of the Ethernet PHY | | VCCPHY | D10 | I | TTL | VCC of the Ethernet PHY | | VCCPHY | D11 | I | TTL | VCC of the Ethernet PHY | | VDD | L12 | - | Power | Positive supply for I/O and some logic. | | VDD25 | C3 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | Pin Name | Pin Number | Pin Type | Buffer Type | Description | |----------|------------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD25 | D3 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | VDD25 | F3 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | VDD25 | G3 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | VDD33 | K7 | - | Power | Positive supply for I/O and some logic. | | VDD33 | G12 | - | Power | Positive supply for I/O and some logic. | | VDD33 | K8 | - | Power | Positive supply for I/O and some logic. | | VDD33 | K9 | - | Power | Positive supply for I/O and some logic. | | VDD33 | H10 | - | Power | Positive supply for I/O and some logic. | | VDD33 | G10 | - | Power | Positive supply for I/O and some logic. | | VDD33 | E10 | - | Power | Positive supply for I/O and some logic. | | VDD33 | G11 | - | Power | Positive supply for I/O and some logic. | | VDDA | C6 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | VDDA | C7 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | XTALNPHY | J1 | 0 | TTL | XTALN of the Ethernet PHY | | XTALPPHY | J2 | I | TTL | XTALP of the Ethernet PHY | Table 16-7. Signals by Function, Except for GPIO | Function | Pin Name | Pin<br>Number | Pin Type | Buffer<br>Type | Description | |--------------|----------|---------------|----------|----------------|---------------------------------------------------------------------| | Analog | C0+ | A7 | I | Analog | Analog comparator 0 positive input | | Comparators | C0- | A6 | I | Analog | Analog comparator 0 negative input | | | C0o | В7 | 0 | TTL | Analog comparator 0 output | | Ethernet PHY | ERBIAS | K3 | I | Analog | 12.4 KOhm resistor (1% precision) used internally for Ethernet PHY. | | | GNDPHY | K4 | I | TTL | GND of the Ethernet PHY | | | GNDPHY | C8 | ļ | TTL | GND of the Ethernet PHY | | | GNDPHY | C9 | I | TTL | GND of the Ethernet PHY | | | LED0 | J12 | 0 | TTL | MII LED 0 | | | LED1 | J11 | 0 | TTL | MII LED 1 | | | MDIO | L9 | I/O | TTL | MDIO of the Ethernet PHY | | | RXIN | L7 | ı | Analog | RXIN of the Ethernet PHY | | | RXIP | M7 | I | Analog | RXIP of the Ethernet PHY | | | TXON | L8 | 0 | Analog | TXON of the Ethernet PHY | | Function | Pin Name | Pin<br>Number | Pin Type | Buffer<br>Type | Description | |-----------------|----------|---------------|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | TXOP | M8 | 0 | Analog | TXOP of the Ethernet PHY | | | VCCPHY | C10 | I | TTL | VCC of the Ethernet PHY | | | VCCPHY | D10 | I | TTL | VCC of the Ethernet PHY | | | VCCPHY | D11 | I | TTL | VCC of the Ethernet PHY | | | XTALNPHY | J1 | 0 | TTL | XTALN of the Ethernet PHY | | | XTALPPHY | J2 | I | TTL | XTALP of the Ethernet PHY | | General-Purpose | CCP0 | E12 | I/O | TTL | Capture/Compare/PWM 0 | | Timers | CCP1 | L6 | I/O | TTL | Capture/Compare/PWM 1 | | | CCP2 | D12 | I/O | TTL | Capture/Compare/PWM 2 | | | CCP3 | M2 | I/O | TTL | Capture/Compare/PWM 3 | | JTAG/SWD/SWO | SWCLK | A9 | I | TTL | JTAG/SWD CLK | | | SWDIO | В9 | I/O | TTL | JTAG TMS and SWDIO | | | SWO | A10 | 0 | TTL | JTAG TDO and SWO | | | TCK | A9 | I | TTL | JTAG/SWD CLK | | | TDI | В8 | I | TTL | JTAG TDI | | | TDO | A10 | 0 | TTL | JTAG TDO and SWO | | | TMS | В9 | I/O | TTL | JTAG TMS and SWDIO | | Power | GND | C4 | - | Power | Ground reference for logic and I/O pins. | | | GND | C5 | - | Power | Ground reference for logic and I/O pins. | | | GND | НЗ | - | Power | Ground reference for logic and I/O pins. | | | GND | J3 | - | Power | Ground reference for logic and I/O pins. | | | GND | K5 | - | Power | Ground reference for logic and I/O pins. | | | GND | K6 | - | Power | Ground reference for logic and I/O pins. | | | GND | L10 | - | Power | Ground reference for logic and I/O pins. | | | GND | K10 | - | Power | Ground reference for logic and I/O pins. | | | GND | J10 | - | Power | Ground reference for logic and I/O pins. | | | GND | F10 | - | Power | Ground reference for logic and I/O pins. | | | GND | F11 | - | Power | Ground reference for logic and I/O pins. | | | GND | B6 | - | Power | Ground reference for logic and I/O pins. | | | GND | F12 | - | Power | Ground reference for logic and I/O pins. | | | GNDA | B5 | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | | GNDA | A5 | - | Power | The ground reference for the analog circuits (ADC, Analog Comparators, etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | | LDO | E3 | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 $\mu$ F or greater. The LDO pin must also be connected to the VDD25 pins at the board level in addition to the decoupling capacitor(s). | | | VDD | L12 | - | Power | Positive supply for I/O and some logic. | | Function | Pin Name | Pin<br>Number | Pin Type | Buffer<br>Type | Description | |-------------------------|----------|---------------|----------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | VDD25 | C3 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDD25 | D3 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDD25 | F3 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDD25 | G3 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDD33 | K7 | - | Power | Positive supply for I/O and some logic. | | | VDD33 | G12 | - | Power | Positive supply for I/O and some logic. | | | VDD33 | K8 | - | Power | Positive supply for I/O and some logic. | | | VDD33 | K9 | - | Power | Positive supply for I/O and some logic. | | | VDD33 | H10 | - | Power | Positive supply for I/O and some logic. | | | VDD33 | G10 | - | Power | Positive supply for I/O and some logic. | | | VDD33 | E10 | - | Power | Positive supply for I/O and some logic. | | | VDD33 | G11 | - | Power | Positive supply for I/O and some logic. | | | VDDA | C6 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | | VDDA | C7 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. | | SSI | SSI0Clk | M4 | I/O | TTL | SSI module 0 clock | | | SSI0Fss | L4 | I/O | TTL | SSI module 0 frame | | | SSIORx | L5 | I | TTL | SSI module 0 receive | | | SSIOTx | M5 | 0 | TTL | SSI module 0 transmit | | System Control & Clocks | CMOD0 | E11 | I/O | TTL | CPU Mode bit 0. Input must be set to logic 0 (grounded); other encodings reserved. | | | CMOD1 | B10 | I/O | TTL | CPU Mode bit 1. Input must be set to logic 0 (grounded); other encodings reserved. | | | osc0 | L11 | I | Analog | Main oscillator crystal input or an external clock reference input. | | | OSC1 | M11 | 0 | Analog | Main oscillator crystal output. | | | RST | H11 | I | TTL | System reset input. | | | TRST | A8 | I | TTL | JTAG TRSTn | | UART | UORx | L3 | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | | UOTx | M3 | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | **Table 16-8. GPIO Pins and Alternate Functions** | GPIO Pin | Pin Number | Multiplexed Function | Multiplexed Function | |----------|------------|----------------------|----------------------| | PA0 | L3 | U0Rx | | | GPIO Pin | Pin Number | Multiplexed Function | Multiplexed Function | |----------|------------|----------------------|----------------------| | PA1 | M3 | UOTx | | | PA2 | M4 | SSI0Clk | | | PA3 | L4 | SSI0Fss | | | PA4 | L5 | SSI0Rx | | | PA5 | M5 | SSI0Tx | | | PA6 | L6 | CCP1 | | | PB0 | E12 | CCP0 | | | PB1 | D12 | CCP2 | | | PB2 | C11 | | | | PB3 | C12 | | | | PB4 | A6 | C0- | | | PB5 | B7 | C0o | | | PB6 | A7 | C0+ | | | PB7 | A8 | TRST | | | PC0 | A9 | TCK | SWCLK | | PC1 | B9 | TMS | SWDIO | | PC2 | B8 | TDI | | | PC3 | A10 | TDO | SWO | | PC4 | L1 | | | | PC5 | M1 | | | | PC6 | M2 | CCP3 | | | PD0 | G1 | | | | PD1 | G2 | | | | PD2 | H2 | | | | PD3 | H1 | | | | PF0 | M9 | | | | PF1 | H12 | | | | PF2 | J11 | LED1 | | | PF3 | J12 | LED0 | | # 17 Operating Characteristics **Table 17-1. Temperature Characteristics** | Characteristic <sup>a</sup> | Symbol | Value | Unit | |----------------------------------------|----------------|-------------|------| | Industrial operating temperature range | T <sub>A</sub> | -40 to +85 | °C | | Extended operating temperature range | T <sub>A</sub> | -40 to +105 | °C | a. Maximum storage temperature is 150°C. #### **Table 17-2. Thermal Characteristics** | Characteristic | Symbol | Value | Unit | |-------------------------------------------------------|----------------|-------------------------------------|------| | Thermal resistance (junction to ambient) <sup>6</sup> | $\Theta_{JA}$ | 34 | °C/W | | Average junction temperature <sup>b</sup> | T <sub>J</sub> | $T_A + (P_{AVG} \cdot \Theta_{JA})$ | °C | a. Junction to ambient thermal resistance $\theta_{\text{JA}}$ numbers are determined by a package simulator. b. Power dissipation is a function of temperature. # 18 Electrical Characteristics #### 18.1 DC Characteristics ### 18.1.1 Maximum Ratings The maximum ratings are the limits to which the device can be subjected without permanently damaging the device. **Note:** The device is not guaranteed to operate properly at the maximum ratings. Table 18-1. Maximum Ratings | Characteristic | Symbol | Value | | Unit | |---------------------------------------------------|--------------------|-------|-----|------| | | | Min | Max | | | I/O supply voltage (V <sub>DD</sub> ) | V <sub>DD</sub> | 0 | 4 | ٧ | | Core supply voltage (V <sub>DD25</sub> ) | V <sub>DD25</sub> | 0 | 3 | ٧ | | Analog supply voltage (V <sub>DDA</sub> ) | $V_{DDA}$ | 0 | 4 | ٧ | | Ethernet PHY supply voltage (V <sub>CCPHY</sub> ) | V <sub>CCPHY</sub> | 0 | 4 | ٧ | | Input voltage | V <sub>IN</sub> | -0.3 | 5.5 | ٧ | | Maximum current per output pins | I | - | 25 | mA | a. Voltages are measured with respect to GND. **Important:** This device contains circuitry to protect the inputs against damage due to high-static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either $\mbox{GND}$ or $\mbox{V}_{\mbox{DD}}$ ). ### 18.1.2 Recommended DC Operating Conditions For special high-current applications, the GPIO output buffers may be used with the following restrictions. With the GPIO pins configured as 8-mA output drivers, a total of four GPIO outputs may be used to sink current loads up to 18 mA each. At 18-mA sink current loading, the $V_{OL}$ value is specified as 1.2 V. The high-current GPIO package pins must be selected such that there are only a maximum of two per side of the physical package or BGA pin group with the total number of high-current GPIO outputs not exceeding four for the entire package. **Table 18-2. Recommended DC Operating Conditions** | Parameter | Parameter Name | Min | Nom | Max | Unit | |--------------------|-----------------------------------------------------|-----------------------|-----|-----------------------|------| | V <sub>DD</sub> | I/O supply voltage | 3.0 | 3.3 | 3.6 | V | | $V_{DD25}$ | Core supply voltage | 2.25 | 2.5 | 2.75 | V | | $V_{DDA}$ | Analog supply voltage | 3.0 | 3.3 | 3.6 | V | | V <sub>CCPHY</sub> | Ethernet PHY supply voltage | 3.0 | 3.3 | 3.6 | V | | V <sub>IH</sub> | High-level input voltage | 2.0 | - | 5.0 | V | | V <sub>IL</sub> | Low-level input voltage | -0.3 | - | 1.3 | V | | V <sub>SIH</sub> | High-level input voltage for Schmitt trigger inputs | 0.8 * V <sub>DD</sub> | - | V <sub>DD</sub> | V | | V <sub>SIL</sub> | Low-level input voltage for Schmitt trigger inputs | 0 | - | 0.2 * V <sub>DD</sub> | V | | Parameter | Parameter Name | Min | Nom | Max | Unit | |------------------------------|---------------------------------------------------|-----|-----|-----|------| | V <sub>OH</sub> <sup>a</sup> | High-level output voltage | 2.4 | - | - | V | | V <sub>OL</sub> <sup>a</sup> | Low-level output voltage | - | - | 0.4 | V | | I <sub>OH</sub> | High-level source current, V <sub>OH</sub> =2.4 V | | | | | | | 2-mA Drive | 2.0 | - | - | mA | | | 4-mA Drive | 4.0 | - | - | mA | | | 8-mA Drive | 8.0 | - | - | mA | | I <sub>OL</sub> | Low-level sink current, V <sub>OL</sub> =0.4 V | | | | | | | 2-mA Drive | 2.0 | - | - | mA | | | 4-mA Drive | 4.0 | - | - | mA | | | 8-mA Drive | 8.0 | - | - | mA | a. V<sub>OL</sub> and V<sub>OH</sub> shift to 1.2 V when using high-current GPIOs. # 18.1.3 On-Chip Low Drop-Out (LDO) Regulator Characteristics **Table 18-3. LDO Regulator Characteristics** | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------------|----------------------------------------------------------|------|-----|------|------| | V <sub>LDOOUT</sub> | Programmable internal (logic) power supply output value | 2.25 | 2.5 | 2.75 | ٧ | | | Output voltage accuracy | - | 2% | - | % | | t <sub>PON</sub> | Power-on time | - | - | 100 | μs | | t <sub>ON</sub> | Time on | - | - | 200 | μs | | t <sub>OFF</sub> | Time off | - | - | 100 | μs | | V <sub>STEP</sub> | Step programming incremental voltage | - | 50 | - | mV | | C <sub>LDO</sub> | External filter capacitor size for internal power supply | 1.0 | - | 3.0 | μF | # 18.1.4 Power Specifications The power measurements specified in the tables that follow are run on the core processor using SRAM with the following specifications (except as noted): - V<sub>DD</sub> = 3.3 V - V<sub>DD25</sub> = 2.50 V - V<sub>DDA</sub> = 3.3 V - V<sub>DDPHY</sub> = 3.3 V - Temperature = 25°C - Clock Source (MOSC) =3.579545 MHz Crystal Oscillator - Main oscillator (MOSC) = enabled - Internal oscillator (IOSC) = disabled **Table 18-4. Detailed Power Specifications** | Parameter | Parameter Name | Conditions | | $V_{\rm DD}$ , $V_{\rm DDA}$ , $V_{\rm DDPHY}$ | | V V <sub>DD25</sub> | Unit | |---------------------------|------------------------|------------------------------------|-----|------------------------------------------------|------|---------------------|------| | | | | Nom | Max | Nom | Max | | | I <sub>DD_RUN</sub> | Run mode 1 (Flash | V <sub>DD25</sub> = 2.50 V | 48 | pending <sup>a</sup> | 64 | pendinga | mA | | | loop) | Code= while(1){} executed in Flash | | | | | | | | | Peripherals = All ON | | | | | | | | | System Clock = 25 MHz (with PLL) | | | | | | | | Run mode 2 (Flash | V <sub>DD25</sub> = 2.50 V | 5 | pending <sup>a</sup> | 33 | pendinga | mA | | | loop) | Code= while(1){} executed in Flash | | | | | | | | | Peripherals = All OFF | | | | | | | | | System Clock = 25 MHz (with PLL) | | | | | | | | Run mode 1 (SRAM loop) | V <sub>DD25</sub> = 2.50 V | 48 | pending <sup>a</sup> | 56 | pendinga | mA | | | | Code= while(1){} executed in SRAM | | | | | | | | | Peripherals = All ON | | | | | | | | | System Clock = 25 MHz (with PLL) | | | | | | | | Run mode 2 (SRAM | V <sub>DD25</sub> = 2.50 V | 5 | pending <sup>a</sup> | 26 | pendinga | mA | | | loop) | Code= while(1){} executed in SRAM | | | | | | | | | Peripherals = All OFF | | | | | | | | | System Clock = 25 MHz (with PLL) | | | | | | | I <sub>DD_SLEEP</sub> | Sleep mode | V <sub>DD25</sub> = 2.50 V | 5 | pending <sup>a</sup> | 12 | pendinga | mA | | | | Peripherals = All OFF | | | | | | | | | System Clock = 25 MHz (with PLL) | | | | | | | I <sub>DD_DEEPSLEEP</sub> | Deep-Sleep mode | LDO = 2.25 V | 4.6 | pending <sup>a</sup> | 0.21 | pendinga | mA | | | | Peripherals = All OFF | | | | | | | | | System Clock = IOSC30KHZ/64 | | | | | | a. Pending characterization completion. # 18.1.5 Flash Memory Characteristics **Table 18-5. Flash Memory Characteristics** | Parameter | Parameter Name | Min | Nom | Max | Unit | |--------------------|------------------------------------------------------------------------------------------|--------|---------|-----|--------| | PE <sub>CYC</sub> | Number of guaranteed program/erase cycles before failure <sup>a</sup> | 10,000 | 100,000 | - | cycles | | T <sub>RET</sub> | Data retention at average operating temperature of 85°C (industrial) or 105°C (extended) | 10 | - | - | years | | T <sub>PROG</sub> | Word program time | 20 | - | - | μs | | T <sub>ERASE</sub> | Page erase time | 20 | - | - | ms | | T <sub>ME</sub> | Mass erase time | 200 | - | - | ms | a. A program/erase cycle is defined as switching the bits from 1-> 0 -> 1. ## 18.2 AC Characteristics #### 18.2.1 Load Conditions Unless otherwise specified, the following conditions are true for all timing measurements. Timing measurements are for 4-mA drive strength. Figure 18-1. Load Conditions #### 18.2.2 Clocks Table 18-6. Phase Locked Loop (PLL) Characteristics | Parameter | Parameter Name | Min | Nom | Max | Unit | |--------------------------|---------------------------------------|----------|-----|-------|------| | f <sub>ref_crystal</sub> | Crystal reference <sup>a</sup> | 3.579545 | - | 8.192 | MHz | | f <sub>ref_ext</sub> | External clock reference <sup>a</sup> | 3.579545 | - | 8.192 | MHz | | f <sub>pll</sub> | PLL frequency <sup>b</sup> | - | 400 | - | MHz | | T <sub>READY</sub> | PLL lock time | - | - | 0.5 | ms | a. The exact value is determined by the crystal value programmed into the XTAL field of the Run-Mode Clock Configuration (RCC) register. **Table 18-7. Clock Characteristics** | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------------------------|------------------------------------------------------------------|-----|-----|------|------| | f <sub>IOSC</sub> | Internal 12 MHz oscillator frequency | 8.4 | 12 | 15.6 | MHz | | f <sub>IOSC30KHZ</sub> | Internal 30 KHz oscillator frequency | 21 | 30 | 39 | KHz | | f <sub>MOSC</sub> | Main oscillator frequency | 1 | - | 8 | MHz | | t <sub>MOSC_per</sub> | Main oscillator period | 125 | - | 1000 | ns | | f <sub>ref_crystal_bypass</sub> | Crystal reference using the main oscillator (PLL in BYPASS mode) | 1 | - | 8 | MHz | | f <sub>ref_ext_bypass</sub> | External clock reference (PLL in BYPASS mode) | 0 | - | 25 | MHz | | f <sub>system_clock</sub> | System clock | 0 | - | 25 | MHz | **Table 18-8. Crystal Characteristics** | Parameter Name | | Units | | | | |----------------------------------------|----------|----------|----------|----------|--------| | Frequency | 8 | 6 | 4 | 3.5 | MHz | | Frequency tolerance | ±50 | ±50 | ±50 | ±50 | ppm | | Aging | ±5 | ±5 | ±5 | ±5 | ppm/yr | | Oscillation mode | Parallel | Parallel | Parallel | Parallel | - | | Temperature stability (-40°C to 85°C) | ±25 | ±25 | ±25 | ±25 | ppm | | Temperature stability (-40°C to 105°C) | ±25 | ±25 | ±25 | ±25 | ppm | b. PLL frequency is automatically calculated by the hardware based on the $\mathtt{XTAL}$ field of the RCC register. | Parameter Name | | Units | | | | |------------------------------------|------|-------|------|------|----| | Motional capacitance (typ) | 27.8 | 37.0 | 55.6 | 63.5 | pF | | Motional inductance (typ) | 14.3 | 19.1 | 28.6 | 32.7 | mH | | Equivalent series resistance (max) | 120 | 160 | 200 | 220 | Ω | | Shunt capacitance (max) | 10 | 10 | 10 | 10 | pF | | Load capacitance (typ) | 16 | 16 | 16 | 16 | pF | | Drive level (typ) | 100 | 100 | 100 | 100 | μW | ## 18.2.3 Analog Comparator **Table 18-9. Analog Comparator Characteristics** | Parameter | Parameter Name | Min | Nom | Max | Unit | |------------------|----------------------------------------|-----|-----|----------------------|------| | V <sub>OS</sub> | Input offset voltage | - | ±10 | ±25 | mV | | V <sub>CM</sub> | Input common mode voltage range | 0 | - | V <sub>DD</sub> -1.5 | ٧ | | C <sub>MRR</sub> | Common mode rejection ratio | 50 | - | - | dB | | T <sub>RT</sub> | Response time | - | - | 1 | μs | | T <sub>MC</sub> | Comparator mode change to Output Valid | - | - | 10 | μs | Table 18-10. Analog Comparator Voltage Reference Characteristics | Parameter | Parameter Name | Min | Nom | Max | Unit | |-----------------|------------------------------|-----|---------------------|------|------| | R <sub>HR</sub> | Resolution high range | - | V <sub>DD</sub> /32 | - | LSB | | R <sub>LR</sub> | Resolution low range | - | V <sub>DD</sub> /24 | - | LSB | | A <sub>HR</sub> | Absolute accuracy high range | - | - | ±1/2 | LSB | | A <sub>LR</sub> | Absolute accuracy low range | - | - | ±1/4 | LSB | #### 18.2.4 Ethernet Controller Table 18-11. 100BASE-TX Transmitter Characteristics<sup>a</sup> | Parameter Name | Min | Nom | Max | Unit | |---------------------------|------|-----|------|------| | Peak output amplitude | 950 | - | 1050 | mVpk | | Output amplitude symmetry | 0.98 | - | 1.02 | mVpk | | Output overshoot | - | - | 5 | % | | Rise/Fall time | 3 | - | 5 | ns | | Rise/Fall time imbalance | - | - | 500 | ps | | Duty cycle distortion | - | - | - | ps | | Jitter | - | - | 1.4 | ns | a. Measured at the line side of the transformer. Table 18-12. 100BASE-TX Transmitter Characteristics (informative)<sup>a</sup> | Parameter Name | Min | Nom | Max | Unit | |-------------------------|-----|-----|-----|------| | Return loss | 16 | - | - | dB | | Open-circuit inductance | 350 | - | - | μs | a. The specifications in this table are included for information only. They are mainly a function of the external transformer and termination resistors used for measurements. Table 18-13. 100BASE-TX Receiver Characteristics | Parameter Name | Min | Nom | Max | Unit | |--------------------------------------|-----|-----|------|-------| | Signal detect assertion threshold | 600 | 700 | | mVppd | | Signal detect de-assertion threshold | 350 | 425 | - | mVppd | | Differential input resistance | 20 | - | - | kΩ | | Jitter tolerance (pk-pk) | 4 | - | - | ns | | Baseline wander tracking | -75 | - | +75 | % | | Signal detect assertion time | - | - | 1000 | μs | | Signal detect de-assertion time | - | - | 4 | μs | Table 18-14. 10BASE-T Transmitter Characteristics<sup>a</sup> | Parameter Name | Min | Nom | Max | Unit | |---------------------------------|-----|-----|-----|------| | Peak differential output signal | 2.2 | - | 2.8 | ٧ | | Harmonic content | 27 | - | - | dB | | Link pulse width | - | 100 | - | ns | | Start-of-idle pulse width | - | 300 | - | ns | | | | 350 | | | a. The Manchester-encoded data pulses, the link pulse and the start-of-idle pulse are tested against the templates and using the procedures found in Clause 14 of *IEEE 802.3*. Table 18-15. 10BASE-T Transmitter Characteristics (informative)<sup>a</sup> | Parameter Name | Min | Nom | Max | Unit | |---------------------------------|----------------|-----|-----|------| | Output return loss | 15 | - | - | dB | | Output impedance balance | 29-17log(f/10) | - | - | dB | | Peak common-mode output voltage | - | - | 50 | mV | | Common-mode rejection | - | - | 100 | mV | | Common-mode rejection jitter | - | - | 1 | ns | a. The specifications in this table are included for information only. They are mainly a function of the external transformer and termination resistors used for measurements. Table 18-16. 10BASE-T Receiver Characteristics | Parameter Name | Min | Nom | Max | Unit | |-------------------------------|-----|-------------------|-----|-------| | DLL phase acquisition time | - | 10 | - | ВТ | | Jitter tolerance (pk-pk) | 30 | - | - | ns | | Input squelched threshold | 500 | 600 | 700 | mVppd | | Input unsquelched threshold | 275 | 350 | 425 | mVppd | | Differential input resistance | - | 20 | - | kΩ | | Bit error ratio | - | 10 <sup>-10</sup> | - | - | | Common-mode rejection | 25 | - | - | V | Table 18-17. Isolation Transformers<sup>a</sup> | Name | Value | Condition | |-------------------------|--------------|-----------------| | Turns ratio | 1 CT : 1 CT | +/- 5% | | Open-circuit inductance | 350 uH (min) | @ 10 mV, 10 kHz | | Name | Value | Condition | |---------------------------|---------------|---------------| | Leakage inductance | 0.40 uH (max) | @ 1 MHz (min) | | Inter-winding capacitance | 25 pF (max) | | | DC resistance | 0.9 Ohm (max) | | | Insertion loss | 0.4 dB (typ) | 0-65 MHz | | HIPOT | 1500 | Vrms | a. Two simple 1:1 isolation transformers are required at the line interface. Transformers with integrated common-mode chokes are recommended for exceeding FCC requirements. This table gives the recommended line transformer characteristics. **Note:** The 100Base-TX amplitude specifications assume a transformer loss of 0.4 dB. For the transmit line transformer with higher insertion losses, up to 1.2 dB of insertion loss can be compensated by selecting the appropriate setting in the Transmit Amplitude Selection (TXO) bits in the **MR19** register. Table 18-18. Ethernet Reference Crystal<sup>a</sup> | Name | Value | Condition | |-------------------------------------------------|--------------------------------------|-----------| | Frequency | 25.00000 | MHz | | Frequency tolerance | ±50 | PPM | | Aging | ±2 | PPM/yr | | Temperature stability (-40° to 85°) | ±5 | PPM | | Temperature stability (-40° to 105°) | ±5 | PPM | | Oscillation mode | Parallel resonance, fundamental mode | | | Parameters at 25° C ±2° C; Drive level = 0.5 mW | | | | Drive level (typ) | 50-100 | μW | | Shunt capacitance (max) | 10 | pF | | Motional capacitance (min) | 10 | fF | | Serious resistance (max) | 60 | Ω | | Spurious response (max) | > 5 dB below main within 500 kHz | | a. If the internal crystal oscillator is used, select a crystal with the following characteristics. Figure 18-2. External XTLP Oscillator Characteristics **Table 18-19. External XTLP Oscillator Characteristics** | Parameter Name | Symbol | Min | Nom | Max | Unit | |-----------------------------|---------------------|-----|------|-----|------| | XTLN Input Low Voltage | XTLN <sub>ILV</sub> | - | - | 0.8 | - | | XTLP Frequency <sup>a</sup> | XTLP <sub>f</sub> | - | 25.0 | - | - | | XTLP Period <sup>b</sup> | T <sub>clkper</sub> | - | 40 | - | - | | XTLP Duty Cycle | XTLP <sub>DC</sub> | 40 | - | 60 | % | | | | 40 | | 60 | | | Rise/Fall Time | $T_r$ , $T_f$ | - | - | 4.0 | ns | | Absolute Jitter | | - | - | 0.1 | ns | a. IEEE 802.3 frequency tolerance ±50 ppm. ## 18.2.5 Synchronous Serial Interface (SSI) **Table 18-20. SSI Characteristics** | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------|-----------------------|-----------------------------------|-----|-----|-------|---------------| | S1 | t <sub>clk_per</sub> | SSIC1k cycle time | 2 | - | 65024 | system clocks | | S2 | t <sub>clk_high</sub> | SSIC1k high time | - | 1/2 | - | t clk_per | | S3 | t <sub>clk_low</sub> | SSIC1k low time | - | 1/2 | - | t clk_per | | S4 | t <sub>clkrf</sub> | SSIC1k rise/fall time | - | 7.4 | 26 | ns | | S5 | t <sub>DMd</sub> | Data from master valid delay time | 0 | - | 20 | ns | | S6 | t <sub>DMs</sub> | Data from master setup time | 20 | - | - | ns | | S7 | t <sub>DMh</sub> | Data from master hold time | 40 | - | - | ns | | S8 | t <sub>DSs</sub> | Data from slave setup time | 20 | - | - | ns | | S9 | t <sub>DSh</sub> | Data from slave hold time | 40 | - | - | ns | Figure 18-3. SSI Timing for TI Frame Format (FRF=01), Single Transfer Timing Measurement b. IEEE 802.3 frequency tolerance ±50 ppm. SSIRx SSICIK SSIFSS SSIFSS SSITX MSB LSB R-bit control 0 MSB LSB 4 to 16 bits output data Figure 18-4. SSI Timing for MICROWIRE Frame Format (FRF=10), Single Transfer ### 18.2.6 JTAG and Boundary Scan **Table 18-21. JTAG Characteristics** | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------|----------------------|---------------------------------|-----|------------------|-----|------| | J1 | f <sub>TCK</sub> | TCK operational clock frequency | 0 | - | 10 | MHz | | J2 | t <sub>TCK</sub> | TCK operational clock period | 100 | - | - | ns | | J3 | t <sub>TCK_LOW</sub> | TCK clock Low time | - | t <sub>TCK</sub> | - | ns | | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |----------------------|----------------------------------------|-----------------------------------|-----|------------------|-----|------| | J4 | t <sub>TCK_HIGH</sub> | TCK clock High time | - | t <sub>TCK</sub> | - | ns | | J5 | t <sub>TCK_R</sub> | TCK rise time | 0 | - | 10 | ns | | J6 | t <sub>TCK_F</sub> | тск fall time | 0 | - | 10 | ns | | J7 | t <sub>TMS_SU</sub> | TMS setup time to TCK rise | 20 | - | - | ns | | J8 | t <sub>TMS_HLD</sub> | TMS hold time from TCK rise | 20 | - | - | ns | | J9 | t <sub>TDI_</sub> SU | TDI setup time to TCK rise | 25 | - | - | ns | | J10 | t <sub>TDI_HLD</sub> | TDI hold time from TCK rise | 25 | - | - | ns | | J11 | TCK fall to Data Valid from High-Z | 2-mA drive | - | 23 | 35 | ns | | t <sub>TDO_ZDV</sub> | | 4-mA drive | | 15 | 26 | ns | | _ | | 8-mA drive | | 14 | 25 | ns | | | | 8-mA drive with slew rate control | | 18 | 29 | ns | | J12 | TCK fall to Data Valid from Data Valid | 2-mA drive | - | 21 | 35 | ns | | t <sub>TDO_DV</sub> | | 4-mA drive | | 14 | 25 | ns | | _ | | 8-mA drive | | 13 | 24 | ns | | | | 8-mA drive with slew rate control | | 18 | 28 | ns | | J13 | TCK fall to High-Z from Data Valid | 2-mA drive | - | 9 | 11 | ns | | t <sub>TDO_DVZ</sub> | | 4-mA drive | | 7 | 9 | ns | | _ | | 8-mA drive | | 6 | 8 | ns | | | | 8-mA drive with slew rate control | | 7 | 9 | ns | | J14 | t <sub>TRST</sub> | TRST assertion time | 100 | - | - | ns | | J15 | t <sub>TRST_SU</sub> | TRST setup time to TCK rise | 10 | - | - | ns | Figure 18-6. JTAG Test Clock Input Timing Figure 18-7. JTAG Test Access Port (TAP) Timing Figure 18-8. JTAG TRST Timing ## 18.2.7 General-Purpose I/O Note: All GPIOs are 5 V-tolerant. **Table 18-22. GPIO Characteristics** | Parameter | Parameter Name | Condition | Min | Nom | Max | Unit | |--------------------|------------------------------------------------------|-----------------------------------|-----|-----|-----|------| | t <sub>GPIOR</sub> | GPIO Rise Time (from 20% to 80% of V <sub>DD</sub> ) | 2-mA drive | - | 17 | 26 | ns | | | | 4-mA drive | | 9 | 13 | ns | | | | 8-mA drive | | 6 | 9 | ns | | | | 8-mA drive with slew rate control | | 10 | 12 | ns | | t <sub>GPIOF</sub> | GPIO Fall Time (from 80% to 20% of V <sub>DD</sub> ) | 2-mA drive | - | 17 | 25 | ns | | | | 4-mA drive | | 8 | 12 | ns | | | | 8-mA drive | | 6 | 10 | ns | | | | 8-mA drive with slew rate control | | 11 | 13 | ns | #### 18.2.8 Reset **Table 18-23. Reset Characteristics** | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------|-----------|-----------------|-----|-----|-----|------| | R1 | $V_{TH}$ | Reset threshold | - | 2.0 | - | V | | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------|----------------------|----------------------------------------------------------------|------|-----|------|------| | R2 | $V_{BTH}$ | Brown-Out threshold | 2.85 | 2.9 | 2.95 | ٧ | | R3 | T <sub>POR</sub> | Power-On Reset timeout | - | 10 | - | ms | | R4 | T <sub>BOR</sub> | Brown-Out timeout | - | 500 | - | μs | | R5 | T <sub>IRPOR</sub> | Internal reset timeout after POR | 6 | - | 11 | ms | | R6 | T <sub>IRBOR</sub> | Internal reset timeout after BOR <sup>a</sup> | 0 | - | 1 | μs | | R7 | T <sub>IRHWR</sub> | Internal reset timeout after hardware reset (RST pin) | 0 | - | 1 | ms | | R8 | T <sub>IRSWR</sub> | Internal reset timeout after software-initiated system reset a | 2.5 | - | 20 | μs | | R9 | T <sub>IRWDR</sub> | Internal reset timeout after watchdog reset <sup>a</sup> | 2.5 | - | 20 | μs | | R10 | T <sub>VDDRISE</sub> | Supply voltage (V <sub>DD</sub> ) rise time (0V-3.3V) | - | - | 100 | ms | | R11 | T <sub>MIN</sub> | Minimum RST pulse width | 2 | - | - | μs | a. 20 \* t <sub>MOSC\_per</sub> Figure 18-9. External Reset Timing (RST) Figure 18-10. Power-On Reset Timing Figure 18-11. Brown-Out Reset Timing Figure 18-12. Software Reset Timing Figure 18-13. Watchdog Reset Timing # 19 Package Information Figure 19-1. 100-Pin LQFP Package Note: The following notes apply to the package drawing. - 1. All dimensions shown in mm. - 2. Dimensions shown are nominal with tolerances indicated. - 3. Foot length 'L' is measured at gage plane 0.25 mm above seating plane. | Body +2.00 mm Footprint, 1.4 mm package thickness | | | | | | | |---------------------------------------------------|-------------------------|---------------------|--|--|--|--| | Symbols | Leads | 100L | | | | | | Α | Max. | 1.60 | | | | | | A <sub>1</sub> | - | 0.05 Min./0.15 Max. | | | | | | A <sub>2</sub> | ±0.05 | 1.40 | | | | | | D | ±0.20 | 16.00 | | | | | | D <sub>1</sub> | ±0.05 | 14.00 | | | | | | E | ±0.20 | 16.00 | | | | | | E <sub>1</sub> | ±0.05 | 14.00 | | | | | | L | +0.15/-0.10 | 0.60 | | | | | | е | Basic | 0.50 | | | | | | b | +0.05 | 0.22 | | | | | | θ | - | 0°-7° | | | | | | ddd | Max. | 0.08 | | | | | | ccc | Max. | 0.08 | | | | | | JEDEC Refer | JEDEC Reference Drawing | | | | | | | Variation [ | Designator | BED | | | | | Figure 19-2. 108-Ball BGA Package Note: The following notes apply to the package drawing. - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. 'e' REPRESENTS THE BASIC SOLDER BALL GRID PITCH. - 3. "M" REPRESENTS THE BASIC SOLDER BALL MATRIX SIZE. AND SYMBOL 'N' IS THE NUMBER OF BALLS AFTER DEPOPULATING. - $\triangle$ 'b' IS MEASURABLE AT THE MAXIMUM SOLDER BALL DIAMETER AFTER REFLOW PARALLEL TO PRIMARY DAIUM $\boxed{\hspace{-0.05cm}C}$ . - DIMENSION 'ccc' IS MEASURED PARALLEL TO PRIMARY DATUM []. - PRIMARY DATUM [] AND SEATING PLANE ARE DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. - 7. PACKAGE SURFACE SHALL BE MATTE FINISH CHARMILLES 24 TO 27. - 8. SUBSTRATE MATERIAL BASE IS BT RESIN. - 9. THE OVERALL PACKAGE THICKNESS "A" ALREADY CONSIDERS COLLAPSE BALLS - 10. DIMENSIONING AND TOLERANCING PER ASME Y14.5M 1994. | Symbols | MIN | NOM | MAX | | | | |---------|----------|--------|-------|--|--|--| | Α | 1.22 | 1.36 | 1.50 | | | | | A1 | 0.29 | 0.34 | 0.39 | | | | | A3 | 0.65 | 0.70 | 0.75 | | | | | С | 0.28 | 0.32 | 0.36 | | | | | D | 9.85 | 10.00 | 10.15 | | | | | D1 | 8.80 BSC | | | | | | | Е | 9.85 | 10.00 | 10.15 | | | | | E1 | 8 | .80 BS | С | | | | | b | 0.43 | 0.48 | 0.53 | | | | | bbb | | .20 | | | | | | ddd | | .12 | | | | | | е | 0 | .80 BS | С | | | | | f | - | 0.60 | - | | | | | М | 12 | | | | | | | n | 108 | | | | | | | REF: J | EDEC | MO-2 | 19F | | | | | | | | | | | | # A Serial Flash Loader #### A.1 Serial Flash Loader The Stellaris<sup>®</sup> serial flash loader is a preprogrammed flash-resident utility used to download code to the flash memory of a device without the use of a debug interface. The serial flash loader uses a simple packet interface to provide synchronous communication with the device. The flash loader runs off the crystal and does not enable the PLL, so its speed is determined by the crystal used. The two serial interfaces that can be used are the UART0 and SSI0 interfaces. For simplicity, both the data format and communication protocol are identical for both serial interfaces. #### A.2 Interfaces Once communication with the flash loader is established via one of the serial interfaces, that interface is used until the flash loader is reset or new code takes over. For example, once you start communicating using the SSI port, communications with the flash loader via the UART are disabled until the device is reset. #### A.2.1 UART The Universal Asynchronous Receivers/Transmitters (UART) communication uses a fixed serial format of 8 bits of data, no parity, and 1 stop bit. The baud rate used for communication is automatically detected by the flash loader and can be any valid baud rate supported by the host and the device. The auto detection sequence requires that the baud rate should be no more than 1/32 the crystal frequency of the board that is running the serial flash loader. This is actually the same as the hardware limitation for the maximum baud rate for any UART on a Stellaris<sup>®</sup> device which is calculated as follows: Max Baud Rate = System Clock Frequency / 16 In order to determine the baud rate, the serial flash loader needs to determine the relationship between its own crystal frequency and the baud rate. This is enough information for the flash loader to configure its UART to the same baud rate as the host. This automatic baud-rate detection allows the host to use any valid baud rate that it wants to communicate with the device. The method used to perform this automatic synchronization relies on the host sending the flash loader two bytes that are both 0x55. This generates a series of pulses to the flash loader that it can use to calculate the ratios needed to program the UART to match the host's baud rate. After the host sends the pattern, it attempts to read back one byte of data from the UART. The flash loader returns the value of 0xCC to indicate successful detection of the baud rate. If this byte is not received after at least twice the time required to transfer the two bytes, the host can resend another pattern of 0x55, 0x55, and wait for the 0xCC byte again until the flash loader acknowledges that it has received a synchronization pattern correctly. For example, the time to wait for data back from the flash loader should be calculated as at least 2\*(20(bits/sync)/baud rate (bits/sec)). For a baud rate of 115200, this time is 2\*(20/115200) or 0.35 ms. #### A.2.2 SSI The Synchronous Serial Interface (SSI) port also uses a fixed serial format for communications, with the framing defined as Motorola format with SPH set to 1 and SPO set to 1. See "Frame Formats" on page 278 in the SSI chapter for more information on formats for this transfer protocol. Like the UART, this interface has hardware requirements that limit the maximum speed that the SSI clock can run. This allows the SSI clock to be at most 1/12 the crystal frequency of the board running the flash loader. Since the host device is the master, the SSI on the flash loader device does not need to determine the clock as it is provided directly by the host. ## A.3 Packet Handling All communications, with the exception of the UART auto-baud, are done via defined packets that are acknowledged (ACK) or not acknowledged (NAK) by the devices. The packets use the same format for receiving and sending packets, including the method used to acknowledge successful or unsuccessful reception of a packet. #### A.3.1 Packet Format All packets sent and received from the device use the following byte-packed format. ``` struct { unsigned char ucSize; unsigned char ucCheckSum; unsigned char Data[]; }; ``` ucSize The first byte received holds the total size of the transfer including the size and checksum bytes. ucChecksum This holds a simple checksum of the bytes in the data buffer only. The algorithm is Data[0]+Data[1]+...+ Data[ucSize-3]. Data This is the raw data intended for the device, which is formatted in some form of command interface. There should be ucSize-2 bytes of data provided in this buffer to or from the device. #### A.3.2 Sending Packets The actual bytes of the packet can be sent individually or all at once; the only limitation is that commands that cause flash memory access should limit the download sizes to prevent losing bytes during flash programming. This limitation is discussed further in the section that describes the serial flash loader command, COMMAND\_SEND\_DATA (see "COMMAND\_SEND\_DATA (0x24)" on page 414). Once the packet has been formatted correctly by the host, it should be sent out over the UART or SSI interface. Then the host should poll the UART or SSI interface for the first non-zero data returned from the device. The first non-zero byte will either be an ACK (0xCC) or a NAK (0x33) byte from the device indicating the packet was received successfully (ACK) or unsuccessfully (NAK). This does not indicate that the actual contents of the command issued in the data portion of the packet were valid, just that the packet was received correctly. #### A.3.3 Receiving Packets The flash loader sends a packet of data in the same format that it receives a packet. The flash loader may transfer leading zero data before the first actual byte of data is sent out. The first non-zero byte is the size of the packet followed by a checksum byte, and finally followed by the data itself. There is no break in the data after the first non-zero byte is sent from the flash loader. Once the device communicating with the flash loader receives all the bytes, it must either ACK or NAK the packet to indicate that the transmission was successful. The appropriate response after sending a NAK to the flash loader is to resend the command that failed and request the data again. If needed, the host may send leading zeros before sending down the ACK/NAK signal to the flash loader, as the flash loader only accepts the first non-zero data as a valid response. This zero padding is needed by the SSI interface in order to receive data to or from the flash loader. #### A.4 Commands The next section defines the list of commands that can be sent to the flash loader. The first byte of the data should always be one of the defined commands, followed by data or parameters as determined by the command that is sent. #### A.4.1 COMMAND\_PING (0X20) This command simply accepts the command and sets the global status to success. The format of the packet is as follows: ``` Byte[0] = 0x03; Byte[1] = checksum(Byte[2]); Byte[2] = COMMAND_PING; ``` The ping command has 3 bytes and the value for COMMAND\_PING is 0x20 and the checksum of one byte is that same byte, making Byte[1] also 0x20. Since the ping command has no real return status, the receipt of an ACK can be interpreted as a successful ping to the flash loader. ### A.4.2 COMMAND\_GET\_STATUS (0x23) This command returns the status of the last command that was issued. Typically, this command should be sent after every command to ensure that the previous command was successful or to properly respond to a failure. The command requires one byte in the data of the packet and should be followed by reading a packet with one byte of data that contains a status code. The last step is to ACK or NAK the received data so the flash loader knows that the data has been read. ``` Byte[0] = 0x03 Byte[1] = checksum(Byte[2]) Byte[2] = COMMAND_GET_STATUS ``` ## A.4.3 COMMAND\_DOWNLOAD (0x21) This command is sent to the flash loader to indicate where to store data and how many bytes will be sent by the COMMAND\_SEND\_DATA commands that follow. The command consists of two 32-bit values that are both transferred MSB first. The first 32-bit value is the address to start programming data into, while the second is the 32-bit size of the data that will be sent. This command also triggers an erase of the full area to be programmed so this command takes longer than other commands. This results in a longer time to receive the ACK/NAK back from the board. This command should be followed by a COMMAND\_GET\_STATUS to ensure that the Program Address and Program size are valid for the device running the flash loader. The format of the packet to send this command is a follows: ``` Byte[0] = 11 Byte[1] = checksum(Bytes[2:10]) Byte[2] = COMMAND_DOWNLOAD Byte[3] = Program Address [31:24] Byte[4] = Program Address [23:16] Byte[5] = Program Address [15:8] Byte[6] = Program Address [7:0] Byte[7] = Program Size [31:24] ``` ``` Byte[8] = Program Size [23:16] Byte[9] = Program Size [15:8] Byte[10] = Program Size [7:0] ``` #### A.4.4 COMMAND\_SEND\_DATA (0x24) This command should only follow a COMMAND\_DOWNLOAD command or another COMMAND\_SEND\_DATA command if more data is needed. Consecutive send data commands automatically increment address and continue programming from the previous location. The caller should limit transfers of data to a maximum 8 bytes of packet data to allow the flash to program successfully and not overflow input buffers of the serial interfaces. The command terminates programming once the number of bytes indicated by the COMMAND\_DOWNLOAD command has been received. Each time this function is called it should be followed by a COMMAND\_GET\_STATUS to ensure that the data was successfully programmed into the flash. If the flash loader sends a NAK to this command, the flash loader does not increment the current address to allow retransmission of the previous data. ``` Byte[0] = 11 Byte[1] = checksum(Bytes[2:10]) Byte[2] = COMMAND_SEND_DATA Byte[3] = Data[0] Byte[4] = Data[1] Byte[5] = Data[2] Byte[6] = Data[3] Byte[7] = Data[4] Byte[8] = Data[5] Byte[9] = Data[6] Byte[10] = Data[7] ``` ## A.4.5 COMMAND\_RUN (0x22) This command is used to tell the flash loader to execute from the address passed as the parameter in this command. This command consists of a single 32-bit value that is interpreted as the address to execute. The 32-bit value is transmitted MSB first and the flash loader responds with an ACK signal back to the host device before actually executing the code at the given address. This allows the host to know that the command was received successfully and the code is now running. ``` Byte[0] = 7 Byte[1] = checksum(Bytes[2:6]) Byte[2] = COMMAND_RUN Byte[3] = Execute Address[31:24] Byte[4] = Execute Address[23:16] Byte[5] = Execute Address[15:8] Byte[6] = Execute Address[7:0] ``` ## A.4.6 COMMAND\_RESET (0x25) This command is used to tell the flash loader device to reset. This is useful when downloading a new image that overwrote the flash loader and wants to start from a full reset. Unlike the COMMAND\_RUN command, this allows the initial stack pointer to be read by the hardware and set up for the new code. It can also be used to reset the flash loader if a critical error occurs and the host device wants to restart communication with the flash loader. ``` Byte[0] = 3 Byte[1] = checksum(Byte[2]) Byte[2] = COMMAND_RESET ``` The flash loader responds with an ACK signal back to the host device before actually executing the software reset to the device running the flash loader. This allows the host to know that the command was received successfully and the part will be reset. # **B** Register Quick Reference | 0. | 0.5 | | | 0- | | | 6: | | 0.5 | 0: | | | | | | |------------|-----------------------------------------|----------------|-----------------------------------------|--------------|----------|---------|---------|---------|------------|----------|------|------------|--------|-------------|-----------------| | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20 | 19 | 18 | 17 | 16 | | | | | 12 | ''' | 10 | 9 | 0 | | 0 | 5 | 4 | ] 3 | 2 | ' | U | | | Control<br>400F.E000 | | | | | | | | | | | | | | | | DID0, type | e RO, offset | | set - | | | | | | | | | | | | | | | | VER | | | | | | | | | | ASS | | | | | PROPOTI | 4 D04 | - 65 - 4 0 - 0 | | JOR | | | | | | | MI | NOR | | | | | PBORCIL | _, type R/W, | offset 0x0 | 30, reset 0 | X0000.7FFL | ) | | | | | | | | | | | | | | | | | | | | | | | | | | BORIOR | | | LDOPCTL | , type R/W, | offset 0x0 | 34. reset 0: | x0000.0000 | | | | | | | | | | Bortioit | | | | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 0.1001 0,10 | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | | | | | | | | | | | | | | | | | | | | | V/ | ADJ | | | | RIS, type | RO, offset ( | )x050, rese | et 0x0000.0 | 000 | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PLLLRIS | | | | | BORRIS | | | IMC, type | R/W, offset | 0x054, res | set 0x0000. | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PLLLIM | | | | | BORIM | | | MISC, typ | e R/W1C, o | ffset 0x058 | 3, reset 0x0 | 000.000 | | | | | | | | | | | | | | | | | | | | | | DI | | | | | DC =: · · · | | | D=00 / | Day 6 | | | | | | | | PLLLMIS | | | | | BORMIS | | | RESC, typ | oe R/W, offs | et 0x05C, i | reset - | | | | | | | | | | | | | | | | | | | | | | | | LDO | SW | WDT | BOR | POR | EXT | | RCC type | R/W, offse | t 0x060 re | set 0x0780 | 3AD1 | | | | | | LDO | SVV | I WD1 | BOIL | FOR | LXI | | itoo, type | 1011, 01150 | . 0,000, 10 | | ACG | | SY | SDIV | | USESYSDIV | | | | | | | | | | PWRDN | | BYPASS | | | | ΓAL | | osc | SRC | | | IOSCDIS | MOSCDIS | | PLLCFG, | type RO, of | fset 0x064 | , reset - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | F | | | | | | | R | | | | RCC2, typ | e R/W, offs | et 0x070, r | eset 0x078 | 0.2810 | | | | | | | | | | | | | USERCC2 | | | | | SYS | DIV2 | | | | | | | | | | | | | PWRDN2 | | BYPASS2 | | | | | | OSCSRC2 | | | | | | | DSLPCLK | CFG, type | R/W, offset | 0x144, res | set 0x0780.0 | | | | | | | | | | | | | | | | | | DSDIV | ORIDE | | | | | | | | | | | | | | | | | | | | | OSOSCSRO | | | | | | | וטום, type | e RO, offset | | set - | I | | A N 4 | | I | | | D4.5 | TNO | | | | | | PINCOUNT | | | | F/ | AM | | | TEMP | | | RTNO<br>KG | ROHS | OI. | JAL | | | RO, offset | | et 0x003F ( | 001F | | | | L | i LIVIF | | P | | NONO | QC | // <b>1</b> L | | 200, type | , 511361 | -A000, 165 | J. 020001.1 | | | | SRA | MSZ | | | | | | | | | | | | | | | | | SHSZ | | | | | | | | | DC1, type | RO, offset | 0x010, res | et 0x0000. | 709F | | | | | | | | | | | | | | , | | | | | | | | | | | | | | | | DC0 4::: | MINS | | -4 0.4040= | 2011 | | | | MPU | | | PLL | WDT | SWO | SWD | JTAG | | ⊔C2, type | RO, offset | ux014, res | et 0x0107.0 | UU11 | | | 001400 | | | | | | TIMEDO | TIMEDA | TIMEDO | | | | | | | | | COMP0 | | | | SSI0 | | TIMER2 | TIMER1 | TIMER0<br>UART0 | | DC3 tuno | RO, offset | 0x018 roo | et OveEnn | 0100 | | | | | | | 3310 | | | | UARIU | | 32KHZ | ico, onset | UAU 10, 18S | er ovolog. | CCP3 | CCP2 | CCP1 | CCP0 | | | | | | | | | | JENTE | | | | COF3 | COFZ | COFI | COO | COPLUS | COMINUS | | | | | | | | | | | | | | | | 00, 100 | 3011111100 | | | | | | | | | | | | I 07 | | 0.5 | 0.1 | 1 00 | | 0.1 | | 1 40 | 10 | 4- | 10 | |-----------|--------------|--------------|--------------|---------|----|-----|--------|---------|-------|-------|-------|-------|--------|--------|---------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23<br>7 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | / | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DC4, type | RO, offset | UXU1C, re | | .007F | | | | 1 | | | | 1 | | | | | | EPHY0 | | EMAC0 | | | | | | CDIOC | CDIOE | CDIOE | CDIOD | CDIOC | CDIOD | CDIOA | | D0000 4 | DAM | F4 0-400 | | 0000040 | | | | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | RCGC0, t | ype R/W, of | TSET UX100 | , reset uxu | 0000040 | | | | 1 | | | | 1 | | | | | | | | | | | | | | | | | WDT | | | | | 20000 4 | DAM -4 | | | 2000040 | | | | | | | | WDT | | | | | SCGCU, t | ype R/W, of | TSET UX11U | , reset uxu | 1000040 | | | | 1 | | | | 1 | | | | | | | | | | | | | | | | | WDT | | | | | DCCC0 4 | una D/M at | Fact 0v420 | | 0000040 | | | | | | | | WDI | | | | | DCGCU, t | ype R/W, of | ISEL UX 120 | , reset uxu | | | | | | | | | | | | | | | | | | | | | | | | | | WDT | | | | | D0004 4 | D04/ | F4 0404 | 4 00 | | | | | | | | | WD1 | | | | | RCGC1, t | ype R/W, of | TSet UX1U4 | , reset uxu | 1 | | | COMPO | 1 | | | | 1 | TIMEDO | TIMEDA | TIMEDO | | | | | | | | | COMP0 | | | | CCIO | | TIMER2 | TIMER1 | TIMER0 | | 00004 1 | ma Dan 1 | Sant Codd : | #2.00 C C C | 2000000 | | | | | | | SSI0 | | | | UART0 | | SUGC1, t | ype R/W, of | TSET UX114 | , reset 0x00 | 1000000 | | | 001/77 | | | | | | TIME | TIME : | TI. 155 | | | | | | | | | COMP0 | | | | 0010 | | TIMER2 | TIMER1 | TIMER0 | | | | | | | | | | | | | SSI0 | | | | UART0 | | DCGC1, t | ype R/W, of | rtset 0x124 | , reset 0x0 | 0000000 | | | | | | | | | T | I | · | | | | | | | | | COMP0 | | | | 0010 | | TIMER2 | TIMER1 | TIMER0 | | | | | | | | | | | | | SSI0 | | | | UART0 | | RCGC2, t | ype R/W, of | ffset 0x108 | | 0000000 | | | | | | | | | | | | | | EPHY0 | | EMAC0 | | | | | | | | | | | | | | | | | | | | | | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | SCGC2, t | ype R/W, of | fset 0x118 | | 000000 | | | | 1 | | | | 1 | | | | | | EPHY0 | | EMAC0 | | | | | | | | | | | | | | | | | | | | | | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | DCGC2, t | ype R/W, of | ffset 0x128 | | 0000000 | | | | | | | | | | | | | | EPHY0 | | EMAC0 | | | | | | | | | | | | | | | | | | | | | | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | SRCR0, t | ype R/W, of | fset 0x040 | , reset 0x00 | 000000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | WDT | | | | | SRCR1, t | ype R/W, of | fset 0x044 | , reset 0x00 | 000000 | | | | | | | | | | | | | | | | | | | | COMP0 | | | | | | TIMER2 | TIMER1 | TIMER0 | | | | | | | | | | | | | SSI0 | | | | UART0 | | SRCR2, t | ype R/W, of | fset 0x048 | , reset 0x00 | 0000000 | | | | | | | | | | | | | | EPHY0 | | EMAC0 | | | | | | | | | | | | | | | | | | | | | | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | Interna | l Memor | у | | | | | | | | | | | | | | | | Registers | | Control | Offset) | | | | | | | | | | | | | Base 0x4 | 400F.D000 | ) | | | | | | | | | | | | | | | FMA, type | e R/W, offse | et 0x000, re | eset 0x0000 | 0.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OFF | SET | | | | | | | | | FMD, type | e R/W, offse | et 0x004, re | eset 0x0000 | 0.0000 | | | | | | | | | | | | | | | | | | | | DA | ATA | | | | | | | | | | | | | | | | DA | ATA | | | | | | | | | FMC, type | e R/W, offse | et 0x008, re | eset 0x0000 | 0.0000 | | | | | | | | | | | | | | | | | | | | WR | KEY | | | | | | | | | | | | | | | | | | | | | СОМТ | MERASE | ERASE | WRITE | | | | | | | | | | | | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|----------------|-------------|---------------|-------------|-----------|----|-------|--------|----|----|----|------|----|-------|-------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | pe RO, offs | | | | | | | | | - | | | | | | | , . , | , po 110, 0110 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PRIS | ARIS | | FCIM, typ | oe R/W, offs | et 0x010, r | eset 0x0000 | 0.0000 | | | | | | | | 1 | | | | | , ,, | , | , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PMASK | AMASK | | FCMISC, | type R/W10 | , offset 0x | 014, reset 0 | )x0000.000 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PMISC | AMISC | | Interna | I Memor | , | | | | | | | | | | | | | | | | Registers | | m Contro | ol Offset | f) | | | | | | | | | | | | | 400F.E000 | | | J. 000 | -, | | | | | | | | | | | | USECRL | , type R/W, o | offset 0x14 | IO, reset 0x1 | 18 | | | | | | | | | | | | | | | | <u> </u> | | | | | | | | | | | | | | | | | | | | | | | | | US | EC . | | | | | FMPRE0. | type R/W, o | offset 0x13 | 0 and 0x20 | 0. reset 0x | FFFF.FFFF | | | 1 | | | | | | | | | - | , , | | | ., | | | READ | ENABLE | | | | | | | | | | | | | | | | | ENABLE | | | | | | | | | FMPPE0. | type R/W, c | ffset 0x13 | 4 and 0x400 | 0, reset 0x | FFFF.FFFF | | | | | | | | | | | | | , , | | | | | | PROG | ENABLE | | | | | | | | | | | | | | | | | ENABLE | | | | | | | | | USER DI | BG, type R/\ | V. offset 0 | x1D0. reset | 0xFFFF.F | FFE | | | | | | | | | | | | NW | | -, | , | | | | | DATA | | | | | | | | | | | | | | | D | ATA | | | | | | | DBG1 | DBG0 | | USER_RI | EG0, type R | W, offset | 0x1E0, rese | t 0xFFFF.F | FFF | | | | | | | | | | | | NW | | | | | | | | DATA | | | | | | | | | | | | | | | | D | ATA | | | | | | | | | USER_RI | EG1, type R | W, offset | 0x1E4, rese | t 0xFFFF.I | FFF | | | | | | | | | | | | NW | | | | | | | | DATA | | | | | | | | | | | | | | | | D | ATA | | | | | | | | | FMPRE1, | type R/W, c | ffset 0x20 | 4, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | READ_ | ENABLE | | | | | | | | | | | | | | | | READ_ | ENABLE | | | | | | | | | FMPRE2, | type R/W, c | ffset 0x20 | 8, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | READ_ | ENABLE | | | | | | | | | | | | | | | | READ_ | ENABLE | | | | | | | | | FMPRE3, | type R/W, c | ffset 0x20 | C, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | READ_ | ENABLE | | | | | | | | | | | | | | | | READ_ | ENABLE | | | | | | | | | FMPPE1, | type R/W, c | ffset 0x40 | 4, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | PROG_ | ENABLE | | | | | | | | | | | | | | | | PROG_ | ENABLE | | | | | | | | | FMPPE2, | type R/W, c | ffset 0x40 | 8, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | PROG_ | ENABLE | | | | | | | | | | | | | | | | PROG_ | ENABLE | | | | | | | | | FMPPE3, | type R/W, c | ffset 0x40 | C, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | PROG_ | ENABLE | | | | | | | | | | | | | | | | PROG_ | ENABLE | | | | | | | | | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20<br>4 | 19 | 18 | 17 | 16<br>0 | |----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------|------------|----------|---------|---------|---------|---------|---------|---------|---------|----|----|---------| | | | | | | | 9 | 0 | _ ′ | 0 | 3 | 4 | 3 | 2 | ' | U | | GPIO PO<br>GPIO PO<br>GPIO PO<br>GPIO PO<br>GPIO PO<br>GPIO PO | al-Purpos ort A base: ort B base: ort C base: ort D base: ort E base: ort F base: ort G base: | 0x4000.5<br>0x4000.6<br>0x4000.7<br>0x4002.4<br>0x4002.5<br>0x4002.6 | 4000<br>5000<br>6000<br>7000<br>4000<br>5000 | | | | | | | | | | | | | | GPIODAT | A, type R/W | , offset 0x | 000, reset 0 | x0000.0000 | ) | | | | | | | | | | | | | | | | | | | | | | | | \ | | | | | CDIODID | , type R/W, c | offeet Ov40 | On reset Ove | 2000 0000 | | | | | | | DF | ATA | | | | | OI IODIIA, | , type ravi, c | 711361 0740 | Jo, reset ox | | | | | | | | | | | | | | | | | | | | | | | | | D | IR | | | | | GPIOIS, t | ype R/W, off | set 0x404 | , reset 0x00 | 00.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Į: | S | | | | | GPIOIBE, | , type R/W, c | ffset 0x40 | 08, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | 10 | <br>BE | | | | | GPIOIFV | type R/W, o | ffset 0x40 | C. reset 0x0 | 0000.0000 | | | | 1 | | | 11. | )L | | | | | 00, | 1,00 1211,0 | | | | | | | | | | | | | | | | | | | | | | | | | | | IE | EV . | | | | | GPIOIM, 1 | type R/W, of | fset 0x410 | ), reset 0x00 | 000.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IN | ΛE | | | | | GPIORIS, | , type RO, of | fset 0x414 | 4, reset 0x00 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | R | l<br>IS | | | | | GPIOMIS | , type RO, o | ffset 0x41 | 8. reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | М | IIS | | | | | GPIOICR, | , type W1C, | offset 0x4 | 1C, reset 0x | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | I I | С | | | | | GPIOAFS | SEL, type R/\ | N, offset 0 | 0x420, reset | - | | | | | | | | | | | | | | | | | | | | | | | | ΔΕ | <br>SEL | | | | | GPIODR2 | R, type R/W | , offset 0x | (500, reset 0 | x0000.00F | F | | | | | | | | | | | | , | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | | | | | | | | | | | | | | | | | | | | | | DF | RV2 | | | | | GPIODR4 | R, type R/W | , offset 0x | 504, reset 0 | x0000.0000 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | DF | RV4 | | | | | GPIODR8 | BR, type R/W | , offset 0x | (508, reset 0 | x0000.000 | 0 | | | | | | | 1 | | | | | | | | | | | | | | | | DE | <br>RV8 | | | | | GPIOODE | R, type R/W, | offset 0×5 | 50C, reset 0 | x0000.0000 | | | | | | | יוט | .,,0 | | | | | JUDI | ., ., ,, ,, ,,,,,,,,,,,,,,,,,,,,,,,,,,, | | 1 2, 13301 07 | | | | | | | | | | | | | | | | | | | | | | | | | OI | DE | | | | | GPIOPUR | R, type R/W, | offset 0x5 | 10, reset - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Pl | UE . | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------|-----------------------------------------|-------------|--------------|-------------|--------|----|----|----|----|----|----|----------|----|----|----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | GPIOPDF | R, type R/W, | offset 0x5 | 14, reset 0 | x0000.0000 | ) | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | P | DE | | | | | GPIOSLR | R, type R/W, | offset 0x5 | 18, reset 0: | ×0000.0000 | 1 | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | S | RL | | | | | GPIODEN | I, type R/W, | offset 0x5 | i1C, reset - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | D | EN | | | | | GPIOLOG | CK, type R/V | , offset 0 | x520, reset | 0x0000.000 | 01 | | | | | | | | | | | | | | | | | | | | CK | | | | | | | | | | | | | | | | LC | CK | | | | | | | | | GPIOCR, | type -, offse | et 0x524, r | eset - | | | | | | | | | | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ( | CR | | | | | GPIOPeri | iphID4, type | RO, offse | t 0xFD0, re | set 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | ID4 | | | | | ODICE | | DO " | 4 O - FD : | | 0000 | | | | | | Р | ID4 | | | | | GPIOPeri | iphID5, type | RO, offse | t UXFD4, re | set uxuuuu | .0000 | | | | | | | 1 | | | | | | | | | | | | | | | | D | ID5 | | | | | CDIODori | inhID6 tuno | PO office | 1 0vED9 #0 | ant 0×0000 | 0000 | | | | | | г | 103 | | | | | GPIOPERI | iphID6, type | RO, onse | t uxrbo, re | Set uxuuuu | .0000 | | | | | | | | | | | | | | | | | | | | | | | P | ID6 | | | | | GPIOPeri | iphID7, type | PO offee | t OvEDC re | set 0v0000 | 0,000 | | | | | | • | 100 | | | | | 01 101 611 | pilibr, type | 10, 01136 | COXI DO, TO | | 7.0000 | | | | | | | | | | | | | | | | | | | | | | | P | I<br>ID7 | | | | | GPIOPeri | iphID0, type | RO. offse | t 0xFE0. re | set 0x0000 | .0061 | | | 1 | | | | | | | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | , , , , , , | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID0 | | | | | GPIOPeri | iphID1, type | RO, offse | t 0xFE4, re | set 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID1 | | | | | GPIOPeri | iphID2, type | RO, offse | t 0xFE8, re | set 0x0000 | .0018 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID2 | | | | | GPIOPeri | iphID3, type | RO, offse | t 0xFEC, re | set 0x0000 | 0.0001 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID3 | | | | | GPIOPCe | IIID0, type F | RO, offset | 0xFF0, res | et 0x0000.0 | 000D | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | С | ID0 | | | | | GPIOPCe | IIID1, type F | RO, offset | 0xFF4, res | et 0x0000.0 | 0F0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | С | ID1 | | | | | GPIOPCe | IIID2, type F | RO, offset | 0xFF8, res | et 0x0000.0 | 0005 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | С | ID2 | | | | | GPIOPCe | IIID3, type F | RO, offset | 0xFFC, res | et 0x0000. | 00B1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | С | ID3 | | | | | | 00 | | 00 | | | 05 | | | | 0.4 | | 1 40 | 10 | | - 10 | |---------------|--------------------------|----------------|---------------|------------|-------------|------------|------------|------------|--------------|---------|-------|---------|-----------|---------|--------------| | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20 | 19<br>3 | 18 | 17 | 16<br>0 | | | | | | - '' | 10 | <u> </u> | 0 | | | 3 | 7 | | | ' | | | | al-Purpos<br>base: 0x400 | | S | | | | | | | | | | | | | | Timer1 b | oase: 0x400 | 03.1000 | | | | | | | | | | | | | | | | oase: 0x400 | | | | | | | | | | | | | | | | GPTMCF | G, type R/W | , offset 0x0 | 000, reset 0: | x0000.000 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | GPTMCFG | i | | GPTMTA | MR, type R/\ | N, offset 0: | x004, reset | 0x0000.00 | 00 | | | ı | | | | ı | | | | | | | | | | | | | | | | | TAAMO | TAGME | т. | MD | | | | | • | | | | | | | | | TAAMS | TACMR | IA | MR | | GPTMTB | MR, type R/ | W, offset 0 | x008, reset | 0x0000.00 | 000 | | | | | | | | | | | | | | | | | | | | | | | | TDAMO | TROMP | TD | MD | | OPTMOT | L 4 D04/ | - 55 - 4 0 - 0 | 100 4 0 | -0000 000 | • | | | | | | | TBAMS | TBCMR | IB | MR | | GPTMCT | L, type R/W, | onset uxu | reset u | XUUUU.UUU | U | | | l | | | | | | | | | | TBPWML | TBOTE | | TDE | VENT | TBSTALL | TBEN | | TAPWML | TAOTE | RTCEN | TAE | VENT | TASTALL | TAEN | | COTMINI | | | 19 rooot 0v | | | IDSTALL | IDLIN | | TAF WIVIL | IAOIL | KICLN | I IAL | VLINI | IASTALL | IALIN | | GF HWIIWII | R, type R/W, | Oliset Oxo | 10, reset 0x | .0000.0000 | | | | | | | | | | | | | | | | | | CBEIM | СВМІМ | TBTOIM | | | | | RTCIM | CAEIM | CAMIM | TATOIM | | CDTMBIS | S, type RO, o | offeet Ov01 | C reset 0vi | 2000 0000 | OBLIN | OBIVIIIVI | TETOIN | | | | | TON | O/ (Ellvi | O7 WINN | 17 (1 0 11/1 | | 01 1111111 | , , , , po 1.0, , | 711301 0201 | , 10001 021 | | | | | | | | | | | | | | | | | | | CBERIS | CBMRIS | TBTORIS | | | | | RTCRIS | CAERIS | CAMRIS | TATORIS | | GPTMMIS | S, type RO, | offset 0x02 | 0. reset 0x0 | 0000.0000 | | | | | | | | | | | | | | , ,,,, | | | | | | | | | | | | | | | | | | | | | CBEMIS | CBMMIS | TBTOMIS | | | | | RTCMIS | CAEMIS | CAMMIS | TATOMIS | | GPTMICE | R, type W1C | offset 0x0 | )24, reset 0: | ×0000.000 | 0 | | | Į | | | | | | | | | | | | , | | | | | | | | | | | | | | | | | | | CBECINT | CBMCINT | TBTOCINT | | | | | RTCCINT | CAECINT | CAMCINT | TATOCIN | | GPTMTA | ILR, type R/ | N, offset 0: | x028, reset | 0x0000.FF | FF (16-bit | mode) and | 0xFFFF.FF | FF (32-bit | mode) | | | | | | | | | | | | | | | TAI | LRH | | | | | | | | | | | | | | | | TAI | LRL | | | | | | | | | <b>GPTMTB</b> | ILR, type R/ | W, offset 0 | x02C, reset | 0x0000.F | FFF | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ТВІ | LRL | | | | | | | | | GPTMTA | MATCHR, ty | pe R/W, of | fset 0x030, | reset 0x00 | 000.FFFF (1 | 6-bit mode | ) and 0xFF | FF.FFFF (3 | 32-bit mode) | ) | | | | | | | | | | | | | | TAN | /IRH | | | | | | | | | | | | | | | | TAN | ИRL | | | | | | | | | GPTMTB | MATCHR, ty | pe R/W, of | fset 0x034, | reset 0x0 | 000.FFFF | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TBI | ИRL | | | | | | | | | GPTMTA | PR, type R/V | V, offset 0x | (038, reset | 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TAI | PSR | | | | | GPTMTB | PR, type R/\ | V, offset 0 | k03C, reset | 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TBI | PSR | | | | | GPTMTA | PMR, type R | /W, offset | 0x040, rese | t 0x0000.0 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TAP | SMR | | | | | GPTMTB | PMR, type F | W, offset | 0x044, rese | t 0x0000.0 | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TBP | SMR | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|---------------|--------------|--------------|-------------|------------|------------|-----------|------------|-----|----|----|-----|----|-------|--------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | GPTMTA | R, type RO, | offset 0x04 | 48, reset 0x | 0000.FFFF | (16-bit mo | de) and 0x | FFFF.FFFF | (32-bit mo | de) | | | | | | | | | | | | | | | TA | RH | | | | | | | | | | | | | | | | TA | RL | | | | | | | | | <b>GPTMTB</b> | R, type RO, | offset 0x04 | 4C, reset 0 | x0000.FFFF | : | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ТВ | RL | | | | | | | | | Watch | dog Time | r | | | | | | | | | | | | | | | | 4000.0000 | | | | | | | | | | | | | | | | WDTLOA | D, type R/W | , offset 0xt | 000, reset ( | xFFFF.FFF | F | | | | | | | | | | | | | | | | | | | WDT | Load | | | | | | | | | | | | | | | | WDT | Load | | | | | | | | | WDTVAL | UE, type RC | ), offset 0x | 004, reset ( | xFFFF.FFF | F | | | | | | | | | | | | | | | | | | | WDT | Value | | | | | | | | | | | | | | | | WDT | Value | | | | | | | | | WDTCTL | , type R/W, o | offset 0x00 | 8, reset 0x | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RESEN | INTEN | | WDTICR, | type WO, o | ffset 0x000 | C, reset - | | | 1 | | | | | | | | | | | | | | | | | | WDT | IntClr | | | | | | | | | | | | | | | | WDT | IntClr | | | | | | | | | WDTRIS, | type RO, of | fset 0x010 | , reset 0x00 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | WDTRIS | | WDTMIS, | type RO, of | ffset 0x014 | , reset 0x0 | 000.0000 | | | | ı | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | WDTMIS | | WDTTES | T, type R/W, | offset 0x4 | 18, reset 0: | x0000.0000 | | | | ı | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | STALL | | | | | | | | | | WDTLOC | K, type R/W | , offset 0x | C00, reset | 0x0000.000 | 0 | | | | | | | | | | | | | | | | | | | WDT | Lock | | | | | | | | | | | | | | | | WDT | Lock | | | | | | | | | WDTPeri | phID4, type | RO, offset | 0xFD0, res | et 0x0000. | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID4 | | | | | WDTPeri | phID5, type | RO, offset | 0xFD4, res | et 0x0000. | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID5 | | | | | WDTPeri | phID6, type | RO, offset | 0xFD8, res | et 0x0000. | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID6 | | | | | WDTPeri | phID7, type | RO, offset | 0xFDC, res | set 0x0000. | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID7 | | | | | WDTPeri | phID0, type | RO, offset | 0xFE0, res | et 0x0000.0 | 0005 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID0 | | | | | WDTPeri | phID1, type | RO, offset | 0xFE4, res | et 0x0000. | 0018 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID1 | | | | | WDTPeri | phID2, type | RO, offset | 0xFE8, res | et 0x0000. | 0018 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Р | ID2 | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|---------------|--------------|--------------|---------------|------------|---------|-------|--------|-------|-------|----------|------|--------|----------|---------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | WDTPerip | ohID3, type | RO, offset | 0xFEC, res | et 0x0000 | 0001 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D3 | | | | | WDTPCel | IID0, type R | O, offset ( | xFF0, rese | t 0x0000.0 | 00D | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D0 | | | | | WDTPCel | IID1, type R | O, offset ( | xFF4, rese | t 0x0000.0 | OFO | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D1 | | | | | WDTPCel | IID2, type R | O, offset ( | xFF8, rese | t 0x0000.0 | 005 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D2 | | | | | WDTPCel | IID3, type R | O, offset ( | xFFC, rese | t 0x0000.0 | 0B1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D3 | | | | | | sal Asyn | | ıs Recei | vers/Tra | nsmitter | s (UAR) | Гs) | | | | | | | | | | UARTO b | pase: 0x40 | 00.C000 | | | | | | | | | | | | | | | UARTDR, | type R/W, o | offset 0x00 | 0, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OE | BE | PE | FE | | | | DA | ATA | | | | | UARTRSF | R/UARTECR | type RO | offset 0x00 | 04, reset 0: | k0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OE | BE | PE | FE | | UARTRSF | R/UARTECR | k, type WO | , offset 0x0 | 04, reset 0 | x0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DA | ATA | | | | | UARTFR, | type RO, of | fset 0x018 | 3, reset 0x0 | 000.0090 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TXFE | RXFF | TXFF | RXFE | BUSY | | | | | UARTILPI | R, type R/W | , offset 0x | 020, reset 0 | x0000.000 | 0 | | | 1 | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ILPE | VSR | | | | | UARTIBR | D, type R/W | , offset 0x | 024, reset ( | 0x0000.000 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DIV | /INT | | | | | | | | | UARTFBR | RD, type R/V | V, offset 0: | x028, reset | 0x0000.00 | 00 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • • • • • • • | | | | | | | | DIVE | FRAC | | | | UARTLCR | RH, type R/V | v, offset 0 | ku2C, reset | UXU000.00 | UÜ | | | | | | | | | | | | | | | | | | | | 000 | | ENI | FFN | OTDO | FDC | DEN | DDI | | | 4 = | -44 | 20 | .0000 000 | | | | SPS | WI | -EN | FEN | STP2 | EPS | PEN | BRK | | UARTCTL | ., type R/W, | orrset 0x0 | ას, reset 0: | KUUUO.0300 | | | | | | | | | | | | | | | | | | | DVE | TVE | LDE | | | | | CIDI D | CIDEN | LIADTEN | | HARTIE: | D 4000 - 7000 | | 24 15 | w0000 00 1 | | RXE | TXE | LBE | | | | | SIRLP | SIREN | UARTEN | | UAKTIFLS | S, type R/W | oπset 0x | ມ34, reset 0 | xUUUU.001: | | | | | | | | | | | | | | | | | | | | | | | | RXIFLSEL | | | TVIEL OF | | | HADT | turna Darr | W ^ ^- | 0 405 -4 0 0 | 000 0000 | | | | | | | KAIFLSEL | | | TXIFLSEL | | | UARTIM, 1 | type R/W, o | rrset 0x03 | s, reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | 05"14 | DEW | DEWA | EE INA | DTIM | TVILA | DVIM | | | | | | | | | | | OEIM | BEIM | PEIM | FEIM | RTIM | TXIM | RXIM | | | | | | UARTRIS, | , type RO, o | mset 0x03 | C, reset 0x0 | UU00.000F | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OERIS | BERIS | PERIS | FERIS | RTRIS | TXRIS | RXRIS | | | | | | | | | | T | | | | | | | | T | | | | |-----------|-----------------------------------------|--------------|--------------|-----------------|--------|---------|----------|----------|--------|--------|-------|---------|----|-----|-----| | 31 | 30 | 29 | 28<br>12 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | 15 | 14 | 13 | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | UAKIMIS | , type RO, | offset 0x04 | u, reset ux | 1 | | | | | | | | | | | | | | | | | | OEMIS | BEMIS | PEMIS | FEMIS | RTMIS | TXMIS | RXMIS | | | | | | IARTICR | type W1C | , offset 0x0 | 144 reset () | ×0000 0000 | | DEIVIIO | 1 LIVIIO | 1 LIVIIO | TTTWIO | 174110 | TOWNO | | | | | | o Airmon | , , , , , , , , , , , , , , , , , , , , | , onoce oxe | 144, 100010 | | | | | | | | | | | | | | | | | | | OEIC | BEIC | PEIC | FEIC | RTIC | TXIC | RXIC | | | | | | UARTPeri | inhID4. tvn | e RO, offse | t 0xFD0. re | <br> set 0x0000 | | | 1 | | | | | | | | | | | ., ., ., ., | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | I<br>D4 | | | | | UARTPeri | iphID5, typ | e RO, offse | t 0xFD4, re | set 0x0000 | 0.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D5 | | | | | UARTPeri | iphID6, typ | e RO, offse | t 0xFD8, re | set 0x0000 | 0.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ı | PI | D6 | | | | | UARTPeri | iphID7, typ | e RO, offse | t 0xFDC, re | eset 0x0000 | 0.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D7 | | | | | UARTPeri | iphID0, typ | e RO, offse | t 0xFE0, re | set 0x0000 | .0011 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D0 | | | | | UARTPeri | iphID1, typ | e RO, offse | t 0xFE4, re | set 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D1 | | | | | UARTPeri | iphID2, typ | e RO, offse | t 0xFE8, re | eset 0x0000 | .0018 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D2 | | | | | UARTPeri | iphID3, typ | e RO, offse | t 0xFEC, re | eset 0x0000 | 0.0001 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D3 | | | | | UARTPC | ellID0, type | RO, offset | 0xFF0, res | et 0x0000.0 | 000D | | | 1 | | | | | | | | | | | | | | | | | | | | _ | | | | | | | | | | | | | | | | | CI | D0 | | | | | UARTPC | ellID1, type | RO, offset | 0xFF4, res | et 0x0000.0 | 00F0 | | | | | | | | | | | | | | | | | | | | | | | CI | D1 | | | | | LIADTDO | JUD2 4 == - | BO effect | 0vEE0 === | ot 0×0000 ( | 2005 | | | <u> </u> | | | CI | D1 | | | | | UARIPUE | , type | RO, offset | UAFFO, FES | - UXUUUU.( | 7000 | | | | | | | | | | | | | | | | | | | | | | | CI | D2 | | | | | UARTPC | alliD3, type | RO, offset | 0xFFC res | set Oxnoon | 00B1 | | | <u> </u> | | | | | | | | | | o, type | , 011361 | JA. 1 0, 168 | | | | | | | | | | | | | | | | | | | | | | | | | CI | D3 | | | | | Synchr | onous S | erial Inte | erface (S | SSI) | | | | | | | J. | | | | | | | se: 0x4000 | | criace (s | JJ1) | | | | | | | | | | | | | | | ffset 0x000 | , reset 0x0 | 000.000 | | | | | | | | | | | | | , • | | | | | | | | | | | | | | | | | | | | S | I<br>CR | | | | SPH | SPO | FF | RF | | D | SS | | | SSICR1, t | ype R/W, o | ffset 0x004 | | | | | | I. | 1 | I. | | 1 | | | | | | . ,- | | | | | | | | | | | | | | | | | | | | | | | | | | | | SOD | MS | SSE | LBM | | SSIDR, ty | pe R/W, of | set 0x008, | reset 0x00 | 00.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DA | ATA | | | | | | | | | | | | | | | | | | | | | | | | | | SSICPSR, type R/W, offset 0x010, reset 0x0000.0000 CPSDVSR SSIIM, type R/W, offset 0x014, reset 0x0000.0000 TXIM RXIM RTIM RORI SSIRIS, type RO, offset 0x018, reset 0x0000.0008 | | | | | | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------|--------------|---------------------------------------|-----------------|-----|----|----|----|----|----|-----|----------|-------|---------|---------| | 381Rt, type RQ, offset 0x101, reset 0x0000,0000 CFS0VSR TNR | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | SSIPE-rightIDG, type RQ, offset 0xFEQ, reset 0x0000.0000 0x0000.00000 SSIPE-rightIDG, type RQ, offset 0xFEQ, reset 0x0000.0000 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SSINS, type RW, offset 0x016, reset 0x0000,0000 SSINS, type RW, offset 0x016, reset 0x0000,0000 SSINS, type RV, SSIPeriphIDS, type RV, offset 0x010, 0x0000,00000 SSIPERIPHIDS, type RV, offset 0x010, reset 0x0000,00000 SSIPERIPHIDS, type RV, offset 0x010, reset 0x0000,00000 SSIPERIPHIDS, type RV, offset 0x010, reset 0x0000,00000000 SSIPERIPHIDS, type RV, offset 0x010, reset 0x0000,0000000000000000000000000000000 | SSISR, ty | pe RO, offs | et 0x00C, | reset 0x000 | 0.0003 | | | | | | | | | | | | | SSINS, type RW, offset 0x016, reset 0x0000,0000 SSINS, type RW, offset 0x016, reset 0x0000,0000 SSINS, type RV, SSIPeriphIDS, type RV, offset 0x010, 0x0000,00000 SSIPERIPHIDS, type RV, offset 0x010, reset 0x0000,00000 SSIPERIPHIDS, type RV, offset 0x010, reset 0x0000,00000 SSIPERIPHIDS, type RV, offset 0x010, reset 0x0000,00000000 SSIPERIPHIDS, type RV, offset 0x010, reset 0x0000,0000000000000000000000000000000 | | | | | | | | | | | | | | | | | | CPSDVSR | | | | | | | | | | | | BSY | RFF | RNE | TNF | TFE | | SSIMS, type RO, offset 0x014, reset 0x0000,0000 TXMS RXRIS RTRIS RORR RXRIS RXRIS RTRIS RORR RXRIS | SSICPSR, | , type R/W, | offset 0x0 | 10, reset 0x | 0000.0000 | | | | | | | | | | | | | SSIMS, type RO, offset 0x014, reset 0x0000,0000 TXMS RXRIS RTRIS RORR RXRIS RXRIS RTRIS RORR RXRIS | | | | | | | | | | | | | | | | | | SSIRIS, type RO, offset 0x016, reset 0x0000,0000 TXRIS RXRIS RTRIS RORR | | | | | | | | | | | | CPS | DVSR | | | | | SSIRIS, type RO, offset 0x016, reset 0x0000.0008 SSIMS, type RO, offset 0x01C, reset 0x0000.0000 SSIPeriphiD, type RO, offset 0xFE, | SSIIM, typ | oe R/W, offs | et 0x014, | reset 0x000 | 0.0000 | | | | • | | | | | | | | | SSIRIS, type RO, offset 0x016, reset 0x0000.0008 SSIMS, type RO, offset 0x01C, reset 0x0000.0000 SSIPeriphiD, type RO, offset 0xFE, | | | | | | | | | | | | | | | | | | SSIMS, type R0, offset 0x91C, reset 0x0000.0000 SSIMS, type R0, offset 0x91C, reset 0x0000.0000 SSIPeriphiD4, type R0, offset 0x1C, reset 0x0000.0000 SSIPeriphiD5, type R0, offset 0x1C, reset 0x0000.0000 SSIPeriphiD5, type R0, offset 0x1C, reset 0x0000.0000 SSIPeriphiD6, | | | | | | | | | | | | | TXIM | RXIM | RTIM | RORIM | | SSIMS, type RQ, offset 0x10c, reset 0x0000,0000 SSIMS, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD4, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD5, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD5, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD6, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD6, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD6, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD17, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD17, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD17, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD2, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD2, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD2, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD2, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD2, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD3, SSIPeriphiD4, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD4, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD5, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD4, type RQ, offset 0x10c, reset 0x0000,0000 SSIPeriphiD4, type RQ, offset 0x10c, rese | SSIRIS, ty | pe RO, offs | set 0x018, | reset 0x000 | 00.0008 | | | | | | | | 1 | | | | | SSIMS, type RO, offset 0x4EC, reset 0x0000.0000 SSIPeriphiD1, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD2, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD3, 0x0000.0000.0000 SSIPERIPHID3, type RO, offset 0xFE4, reset 0x0000.0000.0000.0000 SSIPERIPHID3, type RO, offset 0xFE4, reset 0x0000.0000.0000.0000.0000.0000.0000.0 | | | | | | | | | | | | | | | | | | SSIPCR; type W1C, offset 0x020, reset 0x0000,0000 SSIPoriphID4, type RO, offset 0xFD0, reset 0x0000,0000 SSIPoriphID5, type RO, offset 0xFD4, reset 0x0000,0000 SSIPoriphID6, type RO, offset 0xFD4, reset 0x0000,0000 SSIPoriphID7, type RO, offset 0xFD6, reset 0x0000,0000 SSIPoriphID7, type RO, offset 0xFD6, reset 0x0000,0000 SSIPoriphID7, type RO, offset 0xFD6, reset 0x0000,0000 SSIPoriphID7, type RO, offset 0xFE4, 0xFE6, reset 0x0000,0000 SSIPOriphID7, type RO, offset 0xFE6, reset 0x0000,0000 SSIPOriphID7, type RO, offset 0xFE6, reset 0x0000,0000 SSIPORID7, | | | | | | | | | | | | | TXRIS | RXRIS | RTRIS | RORRIS | | SSIPCR; type W1C, offset 0x020, reset 0x0000,0000 SSIPoriphID4, type RO, offset 0xFD0, reset 0x0000,0000 SSIPoriphID5, type RO, offset 0xFD4, reset 0x0000,0000 SSIPoriphID6, type RO, offset 0xFD4, reset 0x0000,0000 SSIPoriphID7, type RO, offset 0xFD6, reset 0x0000,0000 SSIPoriphID7, type RO, offset 0xFD6, reset 0x0000,0000 SSIPoriphID7, type RO, offset 0xFD6, reset 0x0000,0000 SSIPoriphID7, type RO, offset 0xFE4, 0xFE6, reset 0x0000,0000 SSIPOriphID7, type RO, offset 0xFE6, reset 0x0000,0000 SSIPOriphID7, type RO, offset 0xFE6, reset 0x0000,0000 SSIPORID7, | SSIMIS. tv | vpe RO. off: | set 0x01C. | reset 0x00 | 00.0000 | | | | | | | | | | | | | SSIPeriphiD4, type RO, offset 0xFD4, reset 0x0000.0000 SSIPeriphiD5, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD17, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD17, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD19, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD19, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD10, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD10, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD10, type RO, offset 0xFE6, reset 0x0000.0000 SSIPeriphiD10, type RO, offset 0xFE6, reset 0x0000.0000 SSIPeriphiD10, type RO, offset 0xFE6, reset 0x0000.0000 SSIPeriphiD10, type RO, offset 0xFE6, reset 0x0000.0000 SSIPeriphiD2, type RO, offset 0xFE6, reset 0x0000.0000 SSIPeriphiD3, type RO, offset 0xFE6, reset 0x0000.0001 SSIPeriphiD3, type RO, offset 0xFE6, reset 0x0000.0001 SSIPECellID0, type RO, offset 0xFE6, reset 0x0000.0000 SSIPCellID1, type RO, offset 0xFE6, reset 0x0000.0000 SSIPCellID1, type RO, offset 0xFE6, reset 0x0000.0000 SSIPCellID2, type RO, offset 0xFE6, reset 0x0000.0000 SSIPCellID2, type RO, offset 0xFE6, reset 0x0000.0000 SSIPCellID2, type RO, offset 0xFE6, reset 0x0000.0000 SSIPCellID2, type RO, offset 0xFE6, reset 0x0000.0000 | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | | | | | | | | | | | SSIPeriphiD4, type RO, offset 0x500, reset 0x0000,0000 SSPeriphiD5, type RO, offset 0x5E0, reset 0x0000,0000 SSPeriphiD5, type RO, offset 0x5E0, reset 0x0000,0000 SSPeriphiD6, type RO, offset 0x5E0, reset 0x0000,0000 SSPeriphiD7, SSPERIPHID | | | | | | | | | | | | | TXMIS | RXMIS | RTMIS | RORMIS | | SSIPeriphiD4, type RO, offset 0xFD4, reset 0x0000.0000 SSIPeriphiD5, type RO, offset 0xFD4, reset 0x0000.0000 SSIPeriphiD6, type RO, offset 0xFD4, reset 0x0000.0000 SSIPeriphiD6, type RO, offset 0xFD4, reset 0x0000.0000 SSIPeriphiD7, type RO, offset 0xFE0, SSIPERIPH | SSIICE 4 | rne W1C of | ffeet nonce | reset five | 000 0000 | | | | | | | | 1 Millo | TOWNO | TTIVIIO | TOTAMIO | | SSIPeriphiD4, type RO, offset 0xFD4, reset 0x0000.0000 SSIPeriphiD5, type RO, offset 0xFD5, reset 0x0000.0000 SSIPeriphiD7, type RO, offset 0xFD6, reset 0x0000.0000 SSIPeriphiD7, type RO, offset 0xFD6, reset 0x0000.0000 SSIPeriphiD7, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD7, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD1, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD1, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD1, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD1, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD2, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD3, type RO, offset 0xFE0, reset 0x0000.0000 SSIPERIPHD3, | Jones, ty | , he 44 IC, 0 | iisei uxu2l | , reset uxu | | | | | | | | | | | | | | SSIPeriphiD4, type RO, offset 0xFD4, reset 0x0000.0000 SSIPeriphiD5, type RO, offset 0xFD5, reset 0x0000.0000 SSIPeriphiD7, type RO, offset 0xFD6, reset 0x0000.0000 SSIPeriphiD7, type RO, offset 0xFD6, reset 0x0000.0000 SSIPeriphiD7, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD7, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD1, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD1, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD1, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD1, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD2, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD3, type RO, offset 0xFE0, reset 0x0000.0000 SSIPERIPHD3, | | | | | | | | | | | | | | | DTIC | PORIC | | SSIPeriphID5, type RO, offset 0xFD4, reset 0x0000.0000 SSIPeriphID6, type RO, offset 0xFD6, reset 0x0000.0000 SSIPeriphID7, type RO, offset 0xFDC, reset 0x0000.0000 SSIPeriphID7, type RO, offset 0xFDC, reset 0x0000.0000 SSIPeriphID7, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphID7, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphID7, type RO, offset 0xFE6, reset 0x0000.0000 SSIPeriphID7, type RO, offset 0xFE6, reset 0x0000.0000 SSIPeriphID7, type RO, offset 0xFE6, reset 0x0000.0000 SSIPeriphID7, type RO, offset 0xFE6, reset 0x0000.0000 SSIPeriphID7, type RO, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID8, type RO, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID8, type RO, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type RO, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type RO, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type RO, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type RO, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type RO, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type RO, offset 0xFE6, reset 0x0000.0000 | 0010 : 1 | 10.4.4 | | | | | | | | | | | | | KIIC | KOKIC | | SSIPeriphiD6, type R0, offset 0xFD4, reset 0x0000.0000 SSIPeriphiD6, type R0, offset 0xFDC, reset 0x0000.0000 SSIPeriphiD7, type R0, offset 0xFDC, reset 0x0000.0000 SSIPeriphiD8, type R0, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD9, type R0, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD9, type R0, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD1, type R0, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD2, type R0, offset 0xFE8, reset 0x0000.0000 SSIPeriphiD3, type R0, offset 0xFE6, reset 0x0000.0000 SSIPeriphiD3, type R0, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type R0, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type R0, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type R0, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type R0, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type R0, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type R0, offset 0xFE7, | SSIPeriph | 11D4, type R | O, offset ( | DXFDU, rese | t 0x0000.0 | 000 | | | | | | | | | | | | SSIPeriphiD6, type R0, offset 0xFD4, reset 0x0000.0000 SSIPeriphiD6, type R0, offset 0xFDC, reset 0x0000.0000 SSIPeriphiD7, type R0, offset 0xFDC, reset 0x0000.0000 SSIPeriphiD8, type R0, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD9, type R0, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD9, type R0, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD1, type R0, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD2, type R0, offset 0xFE8, reset 0x0000.0000 SSIPeriphiD3, type R0, offset 0xFE6, reset 0x0000.0000 SSIPeriphiD3, type R0, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type R0, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type R0, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type R0, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type R0, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type R0, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID9, type R0, offset 0xFE7, | | | | | | | | | | | | | | | | | | SSIPeriphID6, type RO, offset 0xFD8, reset 0x0000.0000 SSIPeriphID7, type RO, offset 0xFD6, reset 0x0000.0000 SSIPeriphID0, type RO, offset 0xFD6, reset 0x0000.0000 SSIPeriphID0, type RO, offset 0xFD4, reset 0x0000.0000 SSIPeriphID1, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphID2, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphID3, type RO, offset 0xFE4, reset 0x0000.0000 SSIPERIPHID3, type RO, offset 0xFE4, reset 0x0000.00000 SSIPERIPHID4, type RO, offset 0xFE4, reset 0x0000.0000 SSIPERIPHID5, type RO, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID5, type RO, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID5, type RO, offset 0xFE6, reset 0x0000.0000 SSIPERIPHID5, type RO, offset 0xFE6, reset 0x0000.0000 SSIPCeIIID0, type RO, offset 0xFE7, reset 0x0000.0000 SSIPCEIIID1, type RO, offset 0xFE7, reset 0x0000.000F0 SSIPCEIIID2, type RO, offset 0xFE8, reset 0x0000.000F0 SSIPCEIIID2, type RO, offset 0xFE8, reset 0x0000.000F0 | | | | | | | | | | | | PI | D4 | | | | | SSIPeriphiD6, type RO, offset 0xFD6, reset 0x0000.0000 SSIPeriphiD7, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD1, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD1, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD2, type RO, offset 0xFE4, reset 0x0000.0018 SSIPeriphiD3, type RO, offset 0xFE6, reset 0x0000.0018 SSIPERIPHID3, type RO, offset 0xFE6, reset 0x0000.0018 SSIPERIPHID4, type RO, offset 0xFE6, reset 0x0000.0018 SSIPERIPHID5, type RO, offset 0xFE6, reset 0x0000.0018 SSIPERIPHID5, type RO, offset 0xFE6, reset 0x0000.0018 SSIPERIPHID6, type RO, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type RO, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type RO, offset 0xFE6, reset 0x0000.0000 SSIPCellID7, type RO, offset 0xFE6, reset 0x0000.00000 SSIPCellID7, type RO, offset 0xFE6, reset 0x0000.0000000000000000000000000000000 | SSIPeriph | ID5, type R | O, offset ( | xFD4, rese | t 0x0000.0 | 000 | | | | | | | | | | | | SSIPeriphiD6, type RO, offset 0xFD6, reset 0x0000.0000 SSIPeriphiD7, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD1, type RO, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD1, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD2, type RO, offset 0xFE4, reset 0x0000.0018 SSIPeriphiD3, type RO, offset 0xFE6, reset 0x0000.0018 SSIPERIPHID3, type RO, offset 0xFE6, reset 0x0000.0018 SSIPERIPHID4, type RO, offset 0xFE6, reset 0x0000.0018 SSIPERIPHID5, type RO, offset 0xFE6, reset 0x0000.0018 SSIPERIPHID5, type RO, offset 0xFE6, reset 0x0000.0018 SSIPERIPHID6, type RO, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type RO, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type RO, offset 0xFE6, reset 0x0000.0000 SSIPCellID7, type RO, offset 0xFE6, reset 0x0000.00000 SSIPCellID7, type RO, offset 0xFE6, reset 0x0000.0000000000000000000000000000000 | | | | | | | | | | | | | | | | | | SSIPeriphID7, type RO, offset 0xFEC, reset 0x0000.0000 SSIPeriphID7, type RO, offset 0xFE0, reset 0x0000.0002 SSIPeriphID1, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphID2, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphID2, type RO, offset 0xFE8, reset 0x0000.0001 SSIPERIPHID3, type RO, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID3, type RO, offset 0xFE6, reset 0x0000.00001 SSIPERIPHID3, type RO, offset 0xFE6, reset 0x0000.00001 SSIPERIPHID3, type RO, offset 0xFE6, reset 0x0000.00001 SSIPERIPHID3, type RO, offset 0xFE6, reset 0x0000.00001 SSIPERIPHID4, type RO, offset 0xFE6, reset 0x0000.00001 SSIPERIPHID5, type RO, offset 0xFE6, reset 0x0000.00001 SSIPERIPHID6, type RO, offset 0xFE6, reset 0x00000.00000 SSIPERIPHID6, type RO, offset 0xFE6, reset 0x00000.000000000000000000000000000000 | | | | | | | | | | | | PI | D5 | | | | | SSIPeriphiD7, type R0, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD0, type R0, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD1, type R0, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD2, type R0, offset 0xFE8, reset 0x0000.0018 SSIPeriphiD3, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID3, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID4, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID5, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID5, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type R0, offset 0xFE6, reset 0x0000.0001 | SSIPeriph | nID6, type R | O, offset ( | xFD8, rese | t 0x0000.0 | 000 | | | | | | | | | | | | SSIPeriphiD7, type R0, offset 0xFE0, reset 0x0000.0000 SSIPeriphiD0, type R0, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD1, type R0, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD2, type R0, offset 0xFE8, reset 0x0000.0018 SSIPeriphiD3, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID3, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID4, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID5, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID5, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type R0, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID6, type R0, offset 0xFE6, reset 0x0000.0001 | | | | | | | | | | | | | | | | | | SSIPeriphID0, type RO, offset 0xFE0, reset 0x0000.0002 SSIPeriphID1, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphID2, type RO, offset 0xFE8, reset 0x0000.0018 SSIPeriphID3, type RO, offset 0xFEC, reset 0x0000.0001 SSIPERIPHID3, type RO, offset 0xFEC, reset 0x0000.0001 SSIPERIPHID4, type RO, offset 0xFE7, reset 0x0000.0001 SSIPERIPHID5, type RO, offset 0xFE7, reset 0x0000.0001 SSIPERIPHID5, type RO, offset 0xFE7, reset 0x0000.00000 SSIPERIPHID5, type RO, offset 0xFE7, reset 0x0000.00000 SSIPERIPHID5, type RO, offset 0xFE7, reset 0x0000.00000 SSIPERIPHID5, type RO, offset 0xFE7, reset 0x0000.00000 SSIPERIPHID5, type RO, offset 0xFE7, reset 0x0000.00000 SSIPERIPHID5, type RO, offset 0xFE7, reset 0x0000.0000000000000000000000000000000 | | | | | | | | | | | | PI | D6 | | | | | SSIPeriphID0, type RO, offset 0xFE0, reset 0x0000.0002 SSIPeriphID1, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphID2, type RO, offset 0xFE8, reset 0x0000.0001 SSIPeriphID3, type RO, offset 0xFEC, reset 0x0000.0001 SSIPeriphID3, type RO, offset 0xFEC, reset 0x0000.0001 SSIPERID10, type RO, offset 0xFE0, reset 0x0000.0001 SSIPERID10, type RO, offset 0xFE0, reset 0x0000.000D SSIPCEIID1, type RO, offset 0xFF4, reset 0x0000.000F0 SSIPCEIID2, type RO, offset 0xFF8, reset 0x0000.0005 | SSIPeriph | nID7, type R | O, offset ( | xFDC, rese | et 0x0000.0 | 000 | | | | | | | | | | | | SSIPeriphID0, type RO, offset 0xFE0, reset 0x0000.0002 SSIPeriphID1, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphID2, type RO, offset 0xFE8, reset 0x0000.0001 SSIPeriphID3, type RO, offset 0xFEC, reset 0x0000.0001 SSIPeriphID3, type RO, offset 0xFEC, reset 0x0000.0001 SSIPERID10, type RO, offset 0xFE0, reset 0x0000.0001 SSIPERID10, type RO, offset 0xFE0, reset 0x0000.000D SSIPCEIID1, type RO, offset 0xFF4, reset 0x0000.000F0 SSIPCEIID2, type RO, offset 0xFF8, reset 0x0000.0005 | | | | | | | | | | | | | | | | | | SSIPeriphiD1, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD2, type RO, offset 0xFE8, reset 0x0000.0018 SSIPeriphiD3, type RO, offset 0xFE6, reset 0x0000.0001 SSIPERIPHID3, type RO, offset 0xFE7, reset 0x0000.0001 SSIPERIPHID3, type RO, offset 0xFE7, reset 0x0000.0001 SSIPERIPHID3, type RO, offset 0xFE7, reset 0x0000.0001 SSIPERIPHID3, type RO, offset 0xFF7, reset 0x0000.0000 SSIPERIPHID4, type RO, offset 0xFF7, reset 0x0000.0000000000000000000000000000000 | | | | | | | | | | | | PI | D7 | | | | | SSIPeriphiD1, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD2, type RO, offset 0xFEC, reset 0x0000.0001 SSIPeriphiD3, type RO, offset 0xFEC, reset 0x0000.0001 SSIPER RO, offset 0xFEC, reset 0x0000.0000 SSIPER RO, offset 0xFE7, reset 0x0000.000D SSIPER RO, offset 0xFE7, reset 0x0000.000D SSIPER RO, offset 0xFE7, reset 0x0000.000D SSIPER RO, offset 0xFE7, reset 0x0000.000D SSIPER RO, offset 0xFE7, reset 0x0000.000D SSIPER RO, offset 0xFE7, reset 0x0000.000D | SSIPeriph | nID0, type R | O, offset ( | xFE0, rese | t 0x0000.0 | 022 | | | | | | | | | | | | SSIPeriphiD1, type RO, offset 0xFE4, reset 0x0000.0000 SSIPeriphiD2, type RO, offset 0xFEC, reset 0x0000.0001 SSIPeriphiD3, type RO, offset 0xFEC, reset 0x0000.0001 SSIPER RO, offset 0xFEC, reset 0x0000.0000 SSIPER RO, offset 0xFE7, reset 0x0000.000D SSIPER RO, offset 0xFE7, reset 0x0000.000D SSIPER RO, offset 0xFE7, reset 0x0000.000D SSIPER RO, offset 0xFE7, reset 0x0000.000D SSIPER RO, offset 0xFE7, reset 0x0000.000D SSIPER RO, offset 0xFE7, reset 0x0000.000D | | | | | | | | | | | | | | | | | | SSIPeriphID2, type RO, offset 0xFE8, reset 0x0000.0018 SSIPeriphID3, type RO, offset 0xFEC, reset 0x0000.0001 SSIPCeIIID0, type RO, offset 0xFF4, reset 0x0000.000D SSIPCeIIID1, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCeIIID2, type RO, offset 0xFF8, reset 0x0000.000F0 SSIPCEIIID2, type RO, offset 0xFF8, reset 0x0000.0005 | | | | | | | | | | | | PI | D0 | | | | | SSIPeriphID2, type RO, offset 0xFE8, reset 0x0000.0018 SSIPeriphID3, type RO, offset 0xFEC, reset 0x0000.0001 PID3 SSIPCeIIID0, type RO, offset 0xFF0, reset 0x0000.000D SSIPCeIIID1, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCEIID2, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCEIID2, type RO, offset 0xFF8, reset 0x0000.0005 | SSIPeriph | nID1, type R | O, offset ( | xFE4, rese | t 0x0000.0 | 000 | | | 1 | | | | | | | | | SSIPeriphID2, type RO, offset 0xFE8, reset 0x0000.0018 SSIPeriphID3, type RO, offset 0xFEC, reset 0x0000.0001 PID3 SSIPCeIIID0, type RO, offset 0xFF0, reset 0x0000.000D SSIPCeIIID1, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCEIID2, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCEIID2, type RO, offset 0xFF8, reset 0x0000.0005 | | | | | | | | | | | | | | | | | | SSIPeriphID3, type RO, offset 0xFEC, reset 0x0000.0001 SSIPCellID0, type RO, offset 0xFF0, reset 0x0000.000D SSIPCellID1, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCellID2, type RO, offset 0xFF8, reset 0x0000.00F0 | | | | | | | | | | | | PI | ID1 | | | | | SSIPeriphID3, type RO, offset 0xFEC, reset 0x0000.0001 SSIPCellID0, type RO, offset 0xFF0, reset 0x0000.000D SSIPCellID1, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCellID2, type RO, offset 0xFF8, reset 0x0000.00F0 | SSIPeriph | ID2. type R | O. offset ( | xFE8. rese | t 0x0000.0 | 018 | | | 1 | | | | | | | | | SSIPeriphID3, type RO, offset 0xFEC, reset 0x0000.0001 SSIPCellID0, type RO, offset 0xFF0, reset 0x0000.000D SSIPCellID1, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCellID2, type RO, offset 0xFF8, reset 0x0000.00F0 | | , 1,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ., | | | | | | | | | | | | | | | SSIPeriphID3, type RO, offset 0xFEC, reset 0x0000.0001 SSIPCellID0, type RO, offset 0xFF0, reset 0x0000.000D SSIPCellID1, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCellID2, type RO, offset 0xFF8, reset 0x0000.00F0 | | | | | | | | | | | | PI | I<br>ID2 | | | | | SSIPCelIID0, type RO, offset 0xFF0, reset 0x0000.000D SSIPCelIID1, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCelIID2, type RO, offset 0xFF8, reset 0x0000.00F0 SSIPCelIID2, type RO, offset 0xFF8, reset 0x0000.0005 | SSIParinh | ID3 type R | O offeet ( | NVEEC rese | )<br>h 0×0000 0 | 001 | | | | | | | | | | | | SSIPCelIID0, type RO, offset 0xFF0, reset 0x0000.000D SSIPCelIID1, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCelIID2, type RO, offset 0xFF8, reset 0x0000.00F5 SSIPCelIID2, type RO, offset 0xFF8, reset 0x0000.0005 | Jon empir | | o, onset ( | , , , , , , , , , , , , , , , , , , , | | | | | | | | | | | | | | SSIPCelIID0, type RO, offset 0xFF0, reset 0x0000.000D CID0 SSIPCelIID1, type RO, offset 0xFF4, reset 0x0000.00F0 CID1 SSIPCelIID2, type RO, offset 0xFF8, reset 0x0000.0005 | | | | | | | | | | | | DI | ID3 | | | | | SSIPCellID1, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCellID2, type RO, offset 0xFF8, reset 0x0000.0005 | eeino-iiii | D0 6:== 50 | ) offers c | EE0 ===== | 020000 000 | )D | | | | | | PI | נטו | | | | | SSIPCelIID1, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCelIID2, type RO, offset 0xFF8, reset 0x0000.0005 | SOIPCEIIII | υυ, type RC | , oitset 0x | rru, reset | UXUUUU.UU( | יט | | | | | | | | | | | | SSIPCelIID1, type RO, offset 0xFF4, reset 0x0000.00F0 SSIPCelIID2, type RO, offset 0xFF8, reset 0x0000.0005 | | | | | | | | | | | | | <br> | | | | | CID1 | | | | | | | | | | | | CI | וטט | | | | | SSIPCelIID2, type RO, offset 0xFF8, reset 0x0000.0005 | SSIPCellII | D1, type RC | ), offset 0x | FF4, reset | 0x0000.00I | =0 | | | | | | | | | | | | SSIPCelIID2, type RO, offset 0xFF8, reset 0x0000.0005 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | ID1 | | | | | CID2 | SSIPCellII | D2, type RC | ), offset 0x | FF8, reset | 0x0000.000 | )5 | | | | | | | | | | | | CID2 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | ID2 | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------------|---------------------|--------------|--------------|---------------|----|----|----|----------|---------|--------|---------|--------------|---------|--------|--------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SSIPCell | ID3, type R0 | O, offset 0x | (FFC, reset | 0x0000.00I | B1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | _,. | | | | | | | | | | | Ci | D3 | | | | | | et Contro | oller | | | | | | | | | | | | | | | | et MAC<br>4004.8000 | | | | | | | | | | | | | | | | | type RO, of | | reset OvO | 000 0000 | | | | | | | | | | | | | mirtortio, | type ito, o | TOOL OXOOL | , reset exe | | | | | | | | | | | | | | | | | | | | | | | PHYINT | MDINT | RXER | FOV | TXEMP | TXER | RXINT | | MACIACI | K, type W10 | , offset 0x | 000, reset ( | 0x0000.000 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PHYINT | MDINT | RXER | FOV | TXEMP | TXER | RXINT | | MACIM, t | ype R/W, of | fset 0x004 | , reset 0x0 | 000.007F | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PHYINTM | MDINTM | RXERM | FOVM | TXEMPM | TXERM | RXINTM | | MACRCT | L, type R/W | , offset 0x | 008, reset ( | 0x0000.0008 | 3 | | | | | | | | | | | | | | | | | | | | | | | DSTEIEO | BADCRC | PRMS | AMUL | RXEN | | MACTCT | I type R/W | offeet Ovi | NOC reset ( | 0x0000.0000 | n | | | | | | KSITILO | BADCIC | FIXIVIO | AIVIOL | IXALIN | | MACIOI | L, type low | , onset ox | , reser ( | | | | | | | | | | | | | | | | | | | | | | | | | DUPLEX | | CRC | PADEN | TXEN | | MACDAT | A, type RO, | offset 0x0 | 10, reset 0: | x0000.0000 | - | | | | | 1 | | | | 1 | | | | | | | | | | RX | DATA | | | | | | | | | | | | | | | | RX | DATA | | | | | | | | | MACDAT | A, type WO | offset 0x0 | )10, reset 0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | DATA | | | | | | | | | | | | | | | | TX | DATA | | | | | | | | | MACIA0, | type R/W, o | offset 0x01 | | | | | | | | | 1440 | 0070 | | | | | | | | | OCT4<br>COCT2 | | | | | | | | OCT3<br>OCT1 | | | | | MACIA1 | type R/W, o | iffset OxO1 | | | | | | | | | IVIAC | 0011 | | | | | IIII/OI/(I) | type ratt, e | liset exe i | o, reset ext | | | | | | | | | | | | | | | | | MAC | OCT6 | | | | | | | MAC | OCT5 | | | | | MACTHR | , type R/W, | offset 0x0 | 1C, reset 0 | x0000.003F | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | THR | ESH | | | | МАСМСТ | L, type R/W | l, offset 0x | 020, reset ( | 0x0000.000 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REGADR | | | | WRITE | START | | MACMD | /, type R/W, | offset 0x0 | 24, reset 02 | x0000.0080 | | | | | | | | | | | | | | | | | | | | | | | | | <br>IV | | | | | MACMTY | D type R/M | / offeet fly | n2C reset | 0x0000.000 | 10 | | | | | | | ·1V | | | | | WACWITA | D, type N/V | , onset ux | .020, reset | | | | | | | | | | | | | | | | | | | | | M | I<br>DTX | | | | | | | | | MACMR | (D, type R/V | V, offset 0x | (030, reset | 0x0000.000 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | М | DRX | | | | | | | | | MACNP, | type RO, off | set 0x034, | reset 0x00 | 000.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | NI | PR | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------------|-----------------------------------------|--------------|--------------|------------|----------|-----------|------------|------------|----------|---------|---------|-----------|-----------|------------|------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MACTR, | type R/W, o | ffset 0x038 | , reset 0x00 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | NEWTX | | Ethern | et Contro | oller | | | | | | | | | | | | | | | MII Mai | nagemer | nt | | | | | | | | | | | | | | | MR0. type | e R/W, addr | ess 0x00. r | eset 0x310 | 0 | | | | | | | | | | | | | RESET | | | ANEGEN | PWRDN | ISO | RANEG | DUPLEX | COLT | | | | | | | | | | e RO, addre | | | l | 100 | 1011120 | BOILEX | 0021 | | | | | | | | | wiiti, typ | 100X F | 100X_H | 10T_F | 10T_H | | | | | MFPS | ANEGC | RFAULT | ANEGA | LINK | JAB | EXTD | | MP2 type | e RO, addre | | | | | | | | IVII 1 G | 7111200 | TUTOLI | 71112071 | LINIX | 0710 | EXID | | wikz, typ | e RO, audre | 355 UXUZ, 16 | Set uxuuud | - | | | OUI | 21.61 | | | | | | | | | MD0 4 | - 00 - 11- | 0 . 00 | | | | | JUU | 21:6] | | | | | | | | | икз, тур | e RO, addre | | | | | | | | | | | I | | | | | | | | [5:0] | | | | | IV | 1N | | | | R | N | | | | e R/W, addr | | eset 0x01E | .1 | | | | I | | | I | | | | | | NP | | RF | | | | | A3 | A2 | A1 | A0 | | | S[4:0] | | | | | e RO, addre | | eset 0x0000 | | | | | | | | | | | | | | NP | ACK | RF | | | | A[ | 7:0] | | | | | | S[4:0] | | | | MR6, typ | e RO, addre | ess 0x06, re | eset 0x0000 | | | | | | | | | | | | | | | | | | | | | | | | | PDF | LPNPA | | PRX | LPANEGA | | MR16, ty | pe R/W, add | dress 0x10, | reset 0x01 | 40 | | | | | | | | | | | | | RPTR | INPOL | | TXHIM | SQEI | NL10 | | | | | APOL | RVSPOL | | | PCSBP | RXCC | | MR17, ty | pe R/W, add | dress 0x11, | reset 0x00 | 00 | | | | | | | | | | | | | JABBER_IE | RXER_IE | PRX_IE | PDF_IE | LPACK_IE | LSCHG_IE | RFAULT_IE | ANEGCOMP_E | JABBER_INT | RXER_INT | PRX_INT | PDF_INT | LPACK_INT | LSCHG_INT | RFAULT_INT | ANEGCOMP_N | | MR18, ty | pe RO, addı | ress 0x12, ı | reset 0x000 | 0 | | | | | | | | | | | | | | | | ANEGF | DPLX | RATE | RXSD | RX_LOCK | | | | | | | | | | MR19, ty | pe R/W, add | iress 0x13, | reset 0x40 | 00 | | | | | | | | | | | | | TXC | O[1:0] | | | | | | | | | | | | | | | | MR23, ty | pe R/W, add | dress 0x17, | reset 0x00 | 10 | | | | | | | | | | | | | | | | | | | | | | LED. | 1[3:0] | | | LEDO | [3:0] | | | MR24, ty | pe R/W, add | dress 0x18, | reset 0x00 | C0 | | | | | | | | | | | | | | | | | | | | | PD_MODE | AUTO_SW | MDIX | MDIX_CM | | MDIX | _SD | | | Analog | Compa | rator | | , | | | | , | | | | , | | | | | | 4003.C000 | | | | | | | | | | | | | | | | ACMIS, ty | ype R/W1C, | offset 0x0 | 0, reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IN0 | | ACRIS, ty | ype RO, offs | set 0x04, re | set 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IN0 | | ACINTEN | I, type R/W, | offset 0x08 | 8, reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IN0 | | ACREFC | TL, type R/\ | N, offset 0x | 10, reset 0: | x0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | EN | RNG | | | | | | VR | EF | | | ACSTATO | ), type RO, | offset 0x20 | , reset 0x00 | 000.0000 | | 1 | 1 | | | | | I. | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OVAL | | | ACCTIO | type R/W, o | offset 0x24 | reset 0x00 | 00.0000 | | | | | | | | | | | | | | -,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | , | 12.000 | | | | | | | | | | | | | | | | | | ΔΟΙ | RCP | | | | | ISLVAL | IO | EN | CINV | | | | | | | | ٨٥١ | (O) | | | | | IOLVAL | 13 | L. 1 | CHIV | | # C Ordering and Contact Information ## C.1 Ordering Information Table C-1. Part Ordering Information | Orderable Part Number | Description | |-----------------------|-------------------------------------| | LM3S6100-IBZ25 | Stellaris® LM3S6100 Microcontroller | | LM3S6100-IBZ25 (T) | Stellaris® LM3S6100 Microcontroller | | LM3S6100-EQC25 | Stellaris® LM3S6100 Microcontroller | | LM3S6100-EQC25 (T) | Stellaris® LM3S6100 Microcontroller | | LM3S6100-IQC25 | Stellaris® LM3S6100 Microcontroller | | LM3S6100-IQC25 (T) | Stellaris® LM3S6100 Microcontroller | #### C.2 Kits The Luminary Micro Stellaris<sup>®</sup> Family provides the hardware and software tools that engineers need to begin development quickly. - Reference Design Kits accelerate product development by providing ready-to-run hardware, and comprehensive documentation including hardware design files: - http://www.luminarymicro.com/products/reference design kits/ - Evaluation Kits provide a low-cost and effective means of evaluating Stellaris<sup>®</sup> microcontrollers before purchase: - http://www.luminarymicro.com/products/kits.html - Development Kits provide you with all the tools you need to develop and prototype embedded applications right out of the box: - http://www.luminarymicro.com/products/development\_kits.html See the Luminary Micro website for the latest tools available, or ask your Luminary Micro distributor. ## **C.3** Company Information Luminary Micro, Inc. designs, markets, and sells ARM Cortex-M3-based microcontrollers (MCUs). Austin, Texas-based Luminary Micro is the lead partner for the Cortex-M3 processor, delivering the world's first silicon implementation of the Cortex-M3 processor. Luminary Micro's introduction of the Stellaris® family of products provides 32-bit performance for the same price as current 8- and 16-bit microcontroller designs. With entry-level pricing at \$1.00 for an ARM technology-based MCU, Luminary Micro's Stellaris product line allows for standardization that eliminates future architectural upgrades or software tool changes. Luminary Micro, Inc. 108 Wild Basin, Suite 350 Austin, TX 78746 Main: +1-512-279-8800 Fax: +1-512-279-8879 http://www.luminarymicro.com sales@luminarymicro.com ## C.4 Support Information For support on Luminary Micro products, contact: support@luminarymicro.com +1-512-279-8800, ext. 3