# ADC12040 12-Bit, 40 MSPS, 340mW A/D Converter with Internal Sample-and-Hold ## **General Description** The ADC12040 is a monolithic CMOS analog-to-digital converter capable of converting analog input signals into 12-bit digital words at 40 Megasamples per second (MSPS), minimum. This converter uses a differential, pipeline architecture with digital error correction and an on-chip sample-and-hold circuit to minimize die size and power consumption while providing excellent dynamic performance. Operating on a single 5V power supply, this device consumes just 340 mW at 40 MSPS, including the reference current. The Power Down feature reduces power consumption to 40 mW. The differential inputs provide a full scale differential input swing equal to $2V_{REF}$ with the possibility of a single-ended input, although full use of the differential input is required for optimum performance. For ease of use, the buffered, high impedance, single-ended reference input is converted onchip to a differential reference for use by the processing circuitry. Output data format is 12-bit offset binary. This device is available in the 32-lead LQFP package and will operate over the industrial temperature range of $-40^{\circ}$ C to $+85^{\circ}$ C. #### **Features** - Single +5V supply operation - Internal sample-and-hold - Outputs 2.35V to 5V compatible - Pin Compatible with ADC12010, ADC12020, ADC12L063. ADC12L066 - Power down mode - On-chip reference buffer ## **Key Specifications** ■ Supply Voltage +5V ±5% ■ DNL ±0.4 LSB (typ) ■ SNR (f<sub>IN</sub> = 10MHz) 69 dB (typ) ■ ENOB (f<sub>IN</sub> = 10MHz) 11.2 bits (typ) ■ Power Consumption, 40 MHz 340 mW (typ) ## **Applications** - Ultrasound and Imaging - Instrumentation - Cellular Base Stations/Communications Receivers - Sonar/Radar - xDSL - Wireless Local Loops/Cable Modems - HDTV/DTV - DSP Front Ends # **Connection Diagram** 200148 # **Ordering Information** | Industrial (–40°C ≤ T <sub>A</sub> ≤ +85°C) | Package | |---------------------------------------------|---------------------------| | ADC12040CIVY | 32 Pin LQFP | | ADC12040CIVYX | 32 Pin LQFP Tape and Reel | | ADC12040EVAL | Evaluation Board | # **Block Diagram** # **Pin Descriptions and Equivalent Circuits** | a differential input signal is required for best performance. Reference input. This pin should be bypassed to ground with a 0.1 µF monolithic capacitor. V <sub>REF</sub> is 2.0V nominal and should be between 1.0V to 2.4V. These pins are high impedance reference bypass pins. Connect a 0.1 µF capacitor from each of these pins to AGND. DO NOT load these pins. DIGITAL I/O DIGITAL I/O Digital clock input. The input is sampled on the rising edge of CLK. OE is the output enable pin that, when low, enables the TRI-STATE™ data output pins. When this pin is high, the outputs are in a high impedance state. PD is the Power Down input pin. When high, this input puts the converter into the power down mode. When this pin is low, the converter is in the active mode. | Pin No. | Symbol | Equivalent Circuit | Description | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | the ground-referenced input signal level is 2.0 V <sub>P.P.</sub> centered of on V <sub>CM</sub> . Investing analog signal Input. With a 2.0V reference voltage the ground-referenced input signal level is 2.0 V <sub>P.P.</sub> centered on V <sub>CM</sub> . Investing analog signal Input. With a 2.0V reference voltage the ground-referenced input signal level is 2.0 V <sub>P.P.</sub> centered on V <sub>CM</sub> . Investing analog signal Input. With a 2.0V reference voltage the ground-referenced input signal level is 2.0 V <sub>P.P.</sub> centered on V <sub>CM</sub> . Investing analog signal Input. With a 2.0V reference voltage the ground-referenced input signal level is 2.0 V <sub>P.P.</sub> centered on V <sub>CM</sub> . Investing analog signal Input. With a 2.0V reference voltage the ground-referenced input signal level is 2.0 V <sub>P.P.</sub> centered on V <sub>CM</sub> . Investing analog signal Input. With a 2.0V reference voltage the ground-referenced input signal level is 2.0 V <sub>P.P.</sub> centered on V <sub>CM</sub> . Investing analog signal Input. With a 2.0V reference voltage the ground-referenced input signal level is 2.0 V <sub>P.P.</sub> centered on V <sub>CM</sub> . Investing analog signal Input. With a 2.0V reference voltage the ground-referenced input signal level is 2.0 V <sub>P.P.</sub> centered on V <sub>CM</sub> . Investing analog signal Input. With a 2.0V reference voltage the ground-referenced input signal level is 2.0 V <sub>P.P.</sub> centered on V <sub>CM</sub> . Investing analog signal Input. With a 2.0V reference voltage the ground-referenced input signal level is 2.0 V <sub>P.P.</sub> centered on V <sub>P.P.</sub> centered on V <sub>CM</sub> . Investing analog signal Input. With a level is 2.0 V <sub>P.P.</sub> centered on V <sub>P.P.</sub> centered on V <sub>P.P.</sub> centered on V <sub>P.P.</sub> centered on V <sub>P.P.</sub> centered on V <sub>P.P.</sub> set vision and vision in v | ANALOG I/O | | | | | 3 V <sub>N</sub> ground-referenced input signal level is 2.0 V <sub>Pr</sub> , centred on V <sub>Cut</sub> . This pin may be connected to V <sub>Cut</sub> for single-ended operation, but a differential input signal is required for best performance. Reference input. This pin should be bypassed to ground with a 0.1 μF monolithic capacitor. V <sub>REF</sub> is 2.0V nominal and should be between 1.0V to 2.4V. These pins are high impedance reference bypass pins. Connect a 0.1 μF capacitor from each of these pins to AGND. DO NOT load these pins. DIGITAL I/O 10 CLK 11 OE Digital clock input. The input is sampled on the rising edge of CLK. OE is the output enable pin that, when low, enables the TRI-STATE™ data output pins. When this pin is high, this input puts the converter into the power down mode. When this pin is low, the converter into the power down mode. When this pin is low, the converter into the power down mode. When this pin is low, the converter into the power down mode. When this pin is low, the converter into the power down mode. When this pin is low, the converter into the power down mode. When this pin is low, the converter into the power down mode. When this pin is low, the converter into the power down mode. When this pin is low, the converter into the power down mode. When this pin is low, the converter into the power down mode. When this pin is low, the converter is in the active mode. | 2 | $V_{\text{IN}^+}$ | v <sub>A</sub> | the ground-referenced input signal level is 2.0 V <sub>P-P</sub> centered on | | Reference input. This pin should be bypassed to ground with a 0.1 pF monolithic capacitor. V <sub>REF</sub> is 2.0V nominal and should be between 1.0V to 2.4V. These pins are high impedance reference bypass pins. Connect a 0.1 pF capacitor from each of these pins to AGND. DO NOT load these pins. DIGITAL I/O DIJ I/O DIGITAL I/O DIGITAL I/O DIJ I/O DIGITAL I/O DIGITAL I/ | 3 | $V_{IN}$ | 2,3 AGND | ground-referenced input signal level is 2.0 $\rm V_{P-P}$ centered on $\rm V_{CM}$ . This pin may be connected to $\rm V_{CM}$ for single-ended operation, but | | These pins are high impedance reference bypass pins. Connect a 0.1 μF capacitor from each of these pins to AGND. DO NOT load these pins. These pins are high impedance reference bypass pins. Connect a 0.1 μF capacitor from each of these pins to AGND. DO NOT load these pins. Digital clock input. The input is sampled on the rising edge of CLK. DE is the output enable pin that, when low, enables the TRI-STATE™ data output pins. When this pin is high, the outputs are in a high impedance state. PD is the Power Down input pin. When high, this input puts the converter into the power down mode. When this pin is low, the converter is in the active mode. Digital data output pins that make up the 12-bit conversion results. Do is the LSB, while D11 is the MSB of the offset binary output word. Output levels are TTL/CMOS compatible. | 1 | $V_{REF}$ | | | | 32 V <sub>RM</sub> DIGITAL I/O 10 CLK Digital clock input. The input is sampled on the rising edge of CLK. The input is sampled on the rising edge of CLK. DE is the output enable pin that, when low, enables the TRI-STATE™ data output pins. When this pin is high, the outputs are in a high impedance state. PD is the Power Down input pin. When high, this input puts the converter into the power down mode. When this pin is low, the converter is in the active mode. Digital data output pins that make up the 12-bit conversion results. Do is the LSB, while D11 is the MSB of the offset binary output word. Output levels are TTL/CMOS compatible. | 31 | $V_{RP}$ | \rightarrow \sqrt{ | | | Digital LIVO 10 CLK Digital clock input. The input is sampled on the rising edge of CLK. DE is the output enable pin that, when low, enables the TRI-STATETM data output pins. When this pin is high, the outputs are in a high impedance state. PD is the Power Down input pin. When high, this input puts the converter into the power down mode. When this pin is low, the converter is in the active mode. 14–19, 22–27 Digital data output pins that make up the 12-bit conversion results. Do is the LSB, while D11 is the MSB of the offset binary output word. Output levels are TTL/CMOS compatible. | 32 | $V_{RM}$ | 31<br>V <sub>A</sub> Q = 32<br>32<br>32<br>34<br>35<br>30<br>30<br>30<br>30<br>30<br>31<br>30<br>30<br>30<br>30<br>30<br>30<br>30<br>30<br>30<br>30 | | | Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising edge of CLK. Digital clock input. The input is sampled on the rising | 30 | $V_{RN}$ | 30<br>30<br>4<br>30 | | | Digital clock input. The input is sampled on the rising edge of CLK. The input is sampled on the rising edge of CLK. | DIGITAL I/O | | | - | | STATE™ data output pins. When this pin is high, the outputs are in a high impedance state. PD is the Power Down input pin. When high, this input puts the converter into the power down mode. When this pin is low, the converter is in the active mode. Digital data output pins that make up the 12-bit conversion results. Do is the LSB, while D11 is the MSB of the offset binary output word. Output levels are TTL/CMOS compatible. | | CLK | V <sub>D</sub> | Digital clock input. The input is sampled on the rising edge of CLK. | | Converter into the power down mode. When this pin is low, the converter is in the active mode. Digital data output pins that make up the 12-bit conversion results. Do is the LSB, while D11 is the MSB of the offset binary output word. Output levels are TTL/CMOS compatible. | 11 | ŌĒ | | STATE™ data output pins. When this pin is high, the outputs are | | Digital data output pins that make up the 12-bit conversion results. Do is the LSB, while D11 is the MSB of the offset binary output word. Output levels are TTL/CMOS compatible. | 8 | PD | DGND | converter into the power down mode. When this pin is low, the | | On one | | D0–D11 | ©, | | | | | | I SA GND | 1 | | Pin No. | Symbol | Equivalent Circuit | Description | |-------------|-----------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ANALOG PO | WER | | | | 5, 6, 29 | V <sub>A</sub> | | Positive analog supply pins. These pins should be connected to a quiet +5V voltage source and bypassed to ground with 0.1 µF monolithic capacitors located within 1 cm of these power pins, and with a 10 µF capacitor. | | 4, 7, 28 | AGND | | The ground return for the analog supply. | | DIGITAL POV | WER | | | | 13 | V <sub>D</sub> | | Positive digital supply pin. This pin should be connected to the same quiet +5V source as is $V_A$ and bypassed to ground with a 0.1 $\mu$ F monolithic capacitor in parallel with a 10 $\mu$ F capacitor, both located within 1 cm of the power pin. | | 9, 12 | DGND | | The ground return for the digital supply. | | 21 | V <sub>DR</sub> | | Positive digital supply pin for the ADC12040's output drivers. This pin should be connected to a voltage source of +2.35V to +5V and be bypassed to DR GND with a 0.1 $\mu F$ monolithic capacitor. If the supply for this pin is different from the supply used for $V_A$ and $V_D$ , it should also be bypassed with a 10 $\mu F$ tantalum capacitor. $V_{DR}$ should never exceed the voltage on $V_D$ . All bypass capacitors should be located within 1 cm of the supply pin. | | 20 | DR GND | | The ground return for the digital supply for the ADC12040's output drivers. This pin should be connected to the system ground, but not be connected in close proximity to the ADC12040's DGND or AGND pins. See Section 5 (Layout and Grounding) for more details. | ## **Absolute Maximum Ratings** (Notes 1, 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. $\begin{array}{lll} V_{A}, V_{D}, V_{DR} & 6.5V \\ |V_{A}-V_{D}| & \leq 100 \text{ mV} \\ \text{Voltage on Any Input or Output Pin} & -0.3V \text{ to } (V_{A} \text{ or } V_{D} \\ & +0.3V) \\ \text{Input Current at Any Pin (Note 3)} & \pm 25 \text{ mA} \\ \text{Package Input Current (Note 3)} & \pm 50 \text{ mA} \\ \text{Package Dissipation at } T_{A} = 25^{\circ}\text{C} & \text{See (Note 4)} \\ \end{array}$ ESD Susceptibility Human Body Model (Note 5) 2500V Machine Model (Note 5) 250V Soldering Temperature, Infrared, 10 sec. (Note 6) 235°C Storage Temperature –65°C to +150°C # Operating Ratings (Notes 1, 2) Operating Temperature $-40^{\circ}\text{C} \le \text{T}_{\Delta} \le +85^{\circ}\text{C}$ Supply Voltage (V<sub>A</sub>, V<sub>D</sub>) +4.75V to +5.25V Output Driver Supply (V<sub>DR</sub>) +2.35V to $V_D$ 1.0V to 2.2V V<sub>REF</sub> Input V<sub>CM</sub> Input 0.5V to 3.0V CLK. PD. OE -0.05V to $(V_D + 0.05V)$ V<sub>IN</sub> Input -0V to $(V_A - 1.0V)$ IAGND-DGNDI ≤100mV **Package Thermal Resistance** | Package | θ <sub>JA</sub> | |--------------|-----------------| | 32-Lead LQFP | 79°C / W | ## **Converter Electrical Characteristics** Unless otherwise specified, the following specifications apply for AGND = DGND = DR GND = 0V, $V_A = V_D = +5V$ , $V_{DR} = +3.0V$ , PD = 0V, $V_{REF} = +2.0V$ , $f_{CLK} = 40$ MHz, $t_r = t_f = 3$ ns, $C_L = 20$ pF/pin. **Boldface limits apply for T\_A = T\_J = T\_{MIN} to T\_{MAX}:** all other limits $T_A = T_J = 25^{\circ}C$ (Notes 7, 8, 9) | Symbol | Parameter | Conditions | Typical | Limits | Units | | | |----------|------------------------------------------------------|------------------------------------------------------------|-----------|-----------|------------|--|--| | Syllibol | Farameter | Conditions | (Note 10) | (Note 10) | (Limits) | | | | STATIC ( | STATIC CONVERTER CHARACTERISTICS | | | | | | | | | Resolution with No Missing Codes | | | 12 | Bits (min) | | | | INL | Integral Non Linearity (Note 11) | | ±0.7 | ±1.8 | LSB (max) | | | | DNL | Differential Non Linearity | | ±0.4 | ±1.0 | LSB (max) | | | | GE | Gain Error | | ±0.1 | ±2.1 | %FS (max) | | | | | Offset Error (V <sub>IN</sub> + = V <sub>IN</sub> -) | | -0.1 | ±0.9 | %FS (max) | | | | | Under Range Output Code | | 0 | 0 | | | | | | Over Range Output Code | | 4095 | 4095 | | | | | DYNAMIC | C CONVERTER CHARACTERISTICS | • | • | | | | | | FPBW | Full Power Bandwidth | 0 dBFS Input, Output at -3 dB | 100 | | MHz | | | | ONID | Signal-to-Noise Ratio | f <sub>IN</sub> 1 MHz, V <sub>IN</sub> –0.5 dBFS | 70 | | dB | | | | SNR | | $f_{IN} = 10 \text{ MHz}, V_{IN} = -0.5 \text{ dBFS}$ | 69.5 | 66.5 | dB (min) | | | | CINIAD | Circulta Naiss and Distantian | $f_{IN} = 1 \text{ MHz}, V_{IN} = -0.5 \text{ dBFS}$ | 69.5 | | dB | | | | SINAD | Signal-to-Noise and Distortion | $f_{IN} = 10 \text{ MHz}, V_{IN} = -0.5 \text{ dBFS}$ | 69 | 66 | dB (min) | | | | | E# .: Al . (B): | $f_{IN} = 1 \text{ MHz}, V_{IN} = -0.5 \text{ dBFS}$ | 11.2 | | Bits | | | | ENOB | Effective Number of Bits | $f_{IN} = 10 \text{ MHz}, V_{IN} = -0.5 \text{ dBFS}$ | 11.2 | 10.7 | Bits (min) | | | | | | $f_{IN} = 1 \text{ MHz}, V_{IN} = -0.5 \text{ dBFS}$ | -82 | | dB | | | | THD | Total Harmonic Distortion | $f_{IN} = 10 \text{ MHz}, V_{IN} = -0.5 \text{ dBFS}$ | -80 | -67 | dB (max) | | | | | | f <sub>IN</sub> = 1 MHz, V <sub>IN</sub> = -0,5 dBFS | 86 | | dB | | | | SFDR | Spurious Free Dynamic Range | $f_{IN} = 10 \text{ MHz}, V_{IN} = -0.5 \text{ dBFS}$ | 84 | 68 | dB (min) | | | | IMD | Intermodulation Distortion | $f_{IN} = 9.5 \text{ MHz}$ and 10.5 MHz,<br>each = -8 dBFS | -75 | | dBFS | | | | Symbol | Parameter | Conditions | | Typical<br>(Note 10) | Limits<br>(Note 10) | Units<br>(Limits) | |------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------|----------------------|---------------------|-------------------| | REFERE | NCE AND ANALOG INPUT CHARACTE | RISTICS | | | | | | V <sub>CM</sub> | Common Mode Input Voltage | | V <sub>A</sub> /2 | | V | | | | V Input Canacitance (each pin to GND) | $V_{IN} = 2.5 \text{ Vdc} + 0.7 V_{rms} \qquad \frac{\text{(CLK LOW)}}{\text{(CLK HIGH)}}$ | (CLK LOW) | 8 | | pF | | C <sub>IN</sub> | V <sub>IN</sub> input Capacitance (each pin to GND) | | 7 | | pF | | | V | V Deference Valtage (Note 10) | | | 2.00 | 1.0 | V (min) | | V <sub>REF</sub> | Reference Voltage (Note 13) | | | 2.00 | 2.2 | V (max) | | | Reference Input Resistance | | | 100 | | MΩ (min) | # **DC and Logic Electrical Characteristics** Unless otherwise specified, the following specifications apply for AGND = DGND = DR GND = 0V, $V_A = V_D = +5V$ , $V_{DR} = +3.0V$ , PD = 0V, $V_{REF} = +2.0V$ , $f_{CLK} = 40$ MHz, $t_r = t_f = 3$ ns, $C_L = 20$ pF/pin. **Boldface limits apply for T\_A = T\_J = T\_{MIN} to T\_{MAX}:** all other limits $T_A = T_J = 25$ °C (Notes 7, 8, 9) | Symbol | Parameter | Conditions | | Typical<br>(Note 10) | Limits<br>(Note 10) | Units<br>(Limits) | |---------------------|-------------------------------------|----------------------------------------------------------------------------|------------------------|----------------------|---------------------|-------------------| | CLK, PD, | , OE DIGITAL INPUT CHARACTERIST | ics | | | | | | V <sub>IN(1)</sub> | Logical "1" Input Voltage | V <sub>D</sub> = 5.25V | | | 2.0 | V (min) | | $V_{IN(0)}$ | Logical "0" Input Voltage | $V_{D} = 4.75V$ | | | 1.0 | V (max) | | I <sub>IN(1)</sub> | Logical "1" Input Current | $V_{IN} = 5.0V$ | | 10 | | μΑ | | I <sub>IN(0)</sub> | Logical "0" Input Current | $V_{IN} = 0V$ | | -10 | | μΑ | | C <sub>IN</sub> | Digital Input Capacitance | | | 5 | | pF | | D0-D11 I | DIGITAL OUTPUT CHARACTERISTICS | S | | | | | | | Logical "1" Output Valtage | | V <sub>DR</sub> = 2.5V | | 2.3 | V (min) | | V <sub>OUT(1)</sub> | Logical "1" Output Voltage | $I_{OUT} = -0.5 \text{ mA}$ | $V_{DR} = 3V$ | | 2.7 | V (min) | | V <sub>OUT(0)</sub> | Logical "0" Output Voltage | $I_{OUT} = 1.6 \text{ mA}, V_{DR} = 3.6 \text{ mA}$ | 3V | | 0.4 | V (max) | | | TRI-STATE Output Current | V <sub>OUT</sub> = 2.5V or 5V | | 100 | | nA | | loz | | V <sub>OUT</sub> = 0V | | -100 | | nA | | +I <sub>sc</sub> | Output Short Circuit Source Current | V <sub>OUT</sub> = 0V | | -20 | | mA (min) | | -I <sub>sc</sub> | Output Short Circuit Sink Current | $V_{OUT} = V_{DR}$ | | 20 | | mA (min) | | POWER | SUPPLY CHARACTERISTICS | • | | • | • | | | ı | Analog Supply Current | PD Pin = DGND, V <sub>REF</sub> = 2.0V | | 59 | 66 | mA (max | | I <sub>A</sub> | Analog Supply Current | PD Pin = V <sub>DR</sub> | | 8 | | mA | | I <sub>D</sub> | Digital Supply Current | PD Pin = DGND | | 6 | 7.3 | mA (max | | 'D | Digital Supply Surrent | PD Pin = $V_{DR}$ , $f_{CLK} = 0$ | ) | 0 | | mA | | I | Digital Output Supply Current | PD Pin = DGND, C <sub>L</sub> = 0 pF (Note 14) | | 3 | | mA (max | | I <sub>DR</sub> | Digital Calput Cappiy Carroll | PD Pin = $V_{DR}$ , $f_{CLK} = 0$ | | 0 | | mA | | | Total Power Consumption | PD Pin = DGND, $C_L = 0$ pF (Note 15)<br>PD Pin = $V_{DR}$ , $f_{CLK} = 0$ | | 340 | 366 | mW | | | Total Tower Condumption | | | 40 | | mW | | PSRR1 | Power Supply Rejection | Rejection of Full-Scale Error with $V_A = 4.75V$ vs. 5.25V | | 58 | | dB | | PSRR2 | Power Supply Rejection | SNR Degradation w/1<br>200 mV <sub>P-P</sub> riding on V | | 50 | | dB | #### **AC Electrical Characteristics** Unless otherwise specified, the following specifications apply for AGND = DGND = DR GND = 0V, $V_A = V_D = +5V$ , $V_{DR} = +3.0V$ , PD = 0V, $V_{REF} = +2.0V$ , $f_{CLK} = 40$ MHz, $t_r = t_f = 3$ ns, $C_L = 20$ pF/pin. **Boldface limits apply for T\_A = T\_J = T\_{MIN} to T\_{MAX}:** all other limits $T_A = T_J = 25^{\circ}C$ (Notes 7, 8, 9, 12) | Symbol | Parameter | Conditions | Typical<br>(Note 10) | Limits<br>(Note 10) | Units<br>(Limits) | |-------------------|-----------------------------------------|------------------------------------------------------|----------------------|---------------------|-------------------| | f <sub>CLK1</sub> | Maximum Clock Frequency | | 50 | 40 | MHz (min) | | f <sub>CLK2</sub> | Minimum Clock Frequency | | 100 | | kHz | | t <sub>CH</sub> | Clock High Time | | | 11.25 | ns (min) | | $t_{CL}$ | Clock Low Time | | | 11.25 | ns (min) | | $t_{CONV}$ | Conversion Latency | | | 6 | Clock Cycles | | | Data Output Delay after Rising CLK Edge | $V_{DR} = 2.5V, -45^{\circ}C < T_{A} < +85^{\circ}C$ | | 16.3 | ns (max) | | + | | $V_{DR} = 2.5V, T_A = +25^{\circ}C$ | 12 | 15.9 | ns (max) | | t <sub>OD</sub> | | $V_{DR} = 3.0V, -45^{\circ}C < T_{A} < +85^{\circ}C$ | | 15.7 | ns (max) | | | | $V_{DR} = 3.0V, T_A = +25^{\circ}C$ | 11 | 14.9 | ns (max) | | t <sub>AD</sub> | Aperture Delay | | 1.2 | | ns | | t <sub>AJ</sub> | Aperture Jitter | | 1.2 | | ps rms | | t <sub>DIS</sub> | Data outputs into TRI-STATE Mode | | 4 | | ns | | t <sub>EN</sub> | Data Outputs Active after TRI-STATE | | 4 | | ns | | t <sub>PD</sub> | Power Down Mode Exit Cycle | | 20 | | t <sub>CLK</sub> | Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Note 2: All voltages are measured with respect to GND = AGND = DGND = 0V, unless otherwise specified. **Note 3:** When the input voltage at any pin exceeds the power supplies (that is, $V_{IN}$ < AGND, or $V_{IN}$ > $V_{A}$ ), the current at that pin should be limited to 25 mA. The 50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 25 mA to two. This note does not apply to any power or ground pin. Note 4: The absolute maximum junction temperature ( $T_J$ max) for this device is 150°C. The maximum allowable power dissipation is dictated by $T_J$ max, the junction-to-ambient thermal resistance ( $\theta_{JA}$ ), and the ambient temperature, ( $T_A$ ), and can be calculated using the formula $P_D$ MAX = ( $T_J$ max - $T_A$ )/ $\theta_{JA}$ . The values for maximum power dissipation listed above will be reached only when the device is operated in a severe fault condition (e.g. when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Obviously, such conditions should always be avoided. Note 5: Human body model is 100 pF capacitor discharged through a 1.5 kΩ resistor. Machine model is 220 pF discharged through 0Ω. **Note 6:** The 235°C reflow temperature refers to infrared reflow. For Vapor Phase Reflow (VPR), the following Conditions apply: Maintain the temperature at the top of the package body above 183°C for a minimum 60 seconds. The temperature measured on the package body must not exceed 220°C. Only one excursion above 183°C is allowed per reflow cycle. Note 7: The inputs are protected as shown below. Input voltage magnitudes above $V_A$ or below GND will not damage this device, provided current is limited per (Note 3). However, errors in the A/D conversion can occur if the input goes above $V_A$ or below GND by more than 100 mV. As an example, if $V_A$ is 4.75V, the full-scale input voltage must be $\leq$ 4.85V to ensure accurate conversions. Note 8: To guarantee accuracy, it is required that $|V_A - V_D| \le 100 \text{ mV}$ and separate bypass capacitors are used at each power supply pin. Note 9: With the test condition for $V_{REF}$ = +2.0V (4 $V_{P-P}$ differential input), the 12-bit LSB is 977 $\mu$ V. Note 10: Typical figures are at $T_A = T_J = 25$ °C, and represent most likely parametric norms. Test limits are guaranteed to National's AOQL (Average Outgoing Quality Level). Note 11: Integral Non Linearity is defined as the deviation of the analog value, expressed in LSBs, from the straight line that passes through positive and negative full-scale. Note 12: Timing specifications are tested at TTL logic levels, $V_{IL} = 0.4V$ for a falling edge and $V_{IH} = 2.4V$ for a rising edge. Note 13: Optimum performance will be obtained by keeping the reference input in the 1.8V to 2.2V range. The LM4051CIM3-ADJ (SOT-23 package) is recommended for this application. Note 14: $I_{DR}$ is the current consumed by the switching of the output drivers and is primarily determined by load capacitance on the output pins, the supply voltage, $V_{DR}$ , and the rate at which the outputs are switching (which is signal dependent). $I_{DR} = V_{DR}(C_0 \times f_0 + C_1 \times f_1 + .... C_{11} \times f_{11})$ where $V_{DR}$ is the output driver power supply voltage, $C_n$ is total capacitance on the output pin, and $f_n$ is the average frequency at which that pin is toggling. Note 15: Excludes IDB. See note 14. ## **Specification Definitions** **APERTURE DELAY** is the time after the rising edge of the clock to when the input signal is acquired or held for conversion. **APERTURE JITTER (APERTURE UNCERTAINTY)** is the variation in aperture delay from sample to sample. Aperture jitter manifests itself as noise in the output. **CLOCK DUTY CYCLE** is the ratio of the time during one cycle that a repetitive digital waveform is high to the total time of one period. The specification here refers to the ADC clock input signal. **COMMON MODE VOLTAGE (V\_{CM})** is the d.c. potential present at both signal inputs to the ADC. **CONVERSION LATENCY** See PIPELINE DELAY. **DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB. **EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD - 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits. **FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input. **GAIN ERROR** is the deviation from the ideal slope of the transfer function. It is the difference between the Positive Full Scale Error and the Negative Full Scale Error: Gain Error = Pos. Full Scale Error - Neg. Full Scale Error INTEGRAL NON LINEARITY (INL) is a measure of the deviation of each individual code from a line drawn from negative full scale ( $\frac{1}{2}$ LSB below the first code transition) through positive full scale ( $\frac{1}{2}$ LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that code value. **INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to the ADC input at the same time. It is defined as the ratio of the power in the intermodulation products to the total power in the original frequencies. IMD is usually expressed in dBFS. MISSING CODES are those output codes that will never appear at the ADC outputs. The ADC12040 is guaranteed not to have any missing codes. **NEGATIVE FULL SCALE ERROR** is the difference between the actual first code transition and its ideal value of $\frac{1}{2}$ LSB above negative full scale ( $-V_{REF}$ ). **OFFSET ERROR** is the difference between the two input voltages [ $(V_{IN}^+) - (V_{IN}^-)$ ] required to cause a transition from code 2047 to 2048. **OUTPUT DELAY** is the time delay after the rising edge of the clock before the data update is presented at the output pins. **PIPELINE DELAY (LATENCY)** is the number of clock cycles between initiation of conversion and when that data is presented to the output driver stage. Data for any given sample is available at the output pins the Pipeline Delay plus the Output Delay after the sample is taken. New data is available at every clock cycle, but the data lags the conversion by the pipeline delay. **POSITIVE FULL SCALE ERROR** is the difference between the actual last code transition and its ideal value of 1½ LSB below the reference voltage. **POWER SUPPLY REJECTION RATIO (PSRR)** is a measure of how well the ADC rejects a change in the power supply voltage. For the ADC12040, PSRR1 is the ratio of the change in Full-Scale Error that results from a change in the d.c. power supply voltage, expressed in dB. PSRR2 is a measure of how well an a.c. signal riding upon the power supply is rejected at the output. **SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or d.c. SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD) Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c. SPURIOUS FREE DYNAMIC RANGE (SFDR) is the difference, expressed in dB, between the desired signal amplitude to the amplitude of the peak spurious spectral component, where a spurious spectral component is any signal present in the output spectrum that is not present at the input and may or may not be a harmonic. **TOTAL HARMONIC DISTORTION (THD)** is the ratio, expressed in dB or dBc, of the rms total of the first nine harmonic components to the rms value of the input signal. THD is calculated as THD = 20 x log $$\sqrt{\frac{f_2^2 + \dots + f_{10}^2}{f_1^2}}$$ where $F_1$ is the RMS power of the fundamental (output) frequency and $f_2$ through $f_{10}$ are the RMS power of the first 9 harmonic frequencies in the output spectrum. # **Timing Diagram** # **Transfer Characteristic** FIGURE 1. Transfer Characteristic # **Typical Performance Characteristics** $V_A = V_D = 5V$ , $V_{DR} = 3V$ , $f_{CLK} = 40$ MHz, $f_{IN} = 10$ MHz unless otherwise stated SINAD vs. Temperature 75 70 11.34 10.50 (\$\frac{\pi}{18}) \\ 65 65 60 9.67 8.84 50 -20-10 0 10 20 30 40 50 60 70 80 90 TEMPERATURE (°C) INL vs. Clock Duty Cycle 2 1.5 1 0.5 1 -INL -0.5 -1 -1.5 -2 35 40 45 50 55 60 65 CLOCK DUTY CYCLE (% High) SNR vs. Clock Duty Cycle SNR (dB) CLOCK DUTY CYCLE (%) ### **Functional Description** Operating on a single +5V supply, the ADC12040 uses a pipeline architecture and has error correction circuitry to help ensure maximum performance. The differential analog input signal is digitized to 12 bits. The reference input is buffered to ease the task of driving that pin and the output word rate is the same as the clock frequency. The analog input voltage is acquired at the rising edge of the clock and the digital data for a given sample is delayed by the pipeline for 6 clock cycles. A logic high on the power down (PD) pin reduces the converter power consumption to 40 mW. ## **Applications Information** #### 1.0 OPERATING CONDITIONS We recommend that the following conditions be observed for operation of the ADC12040: $$\begin{split} 4.75 & \text{V} \leq \text{V}_{\text{A}} \leq 5.25 \text{V} \\ & \text{V}_{\text{D}} = \text{V}_{\text{A}} \\ 2.35 & \text{V} \leq \text{V}_{\text{DR}} \leq \text{V}_{\text{D}} \\ 100 \text{ kHz} \leq & \text{f}_{\text{CLK}} \leq 50 \text{ MHz} \\ 1.0 & \text{V} \leq \text{V}_{\text{REF}} \leq 2.2 \text{V} \\ 0.5 & \text{V} \leq \text{V}_{\text{CM}} \leq 3.0 \text{V} \\ 0 & \text{V} \leq \text{V}_{\text{IN}} \leq (\text{V}_{\text{A}} - 1.0 \text{V}) \end{split}$$ $V_{REF}$ and $V_{CM}$ must be such that the signal swing remains within the limits of 0V to $V_{\Delta}.$ #### 1.1 Analog Inputs The ADC12040 has two signal input pins, $V_{\rm IN}^+$ and $V_{\rm IN}^-$ , forming a differential input pair, and one reference input pin, $V_{\rm REF}$ . #### 1.2 Reference Pins The ADC12040 is designed to operate with a 2.0V reference, but performs well with reference voltages in the range of 1.0V to 2.2V. Lower reference voltages will decrease the signal-to-noise ratio (SNR). Increasing the reference voltage (and the input signal swing) beyond 2.2V will degrade THD for a full-scale input It is important that all grounds associated with the reference voltage and the input signal make connection to the ground plane at a single point to minimize the effects of noise currents in the ground path. The three Reference Bypass Pins ( $V_{RP}$ , $V_{RM}$ and $V_{RN}$ ) are made available for bypass purposes only. These pins should each be bypassed to ground with a 0.1 $\mu$ F capacitor. Smaller capacitor values will allow faster recovery from the power down mode, but may result in degraded noise performance. DO NOT LOAD these pins. #### 1.3 Signal Inputs The signal inputs are $V_{\rm IN}+$ and $V_{\rm IN}-$ . The input signal, $V_{\rm IN},$ is defined as $$V_{INI} = (V_{INI} +) - (V_{INI} -)$$ Figure 2 shows the expected input signal range. Note that the common mode input voltage range is 1V to 3V with a nominal value of $V_{\rm A}/2$ . The input signals should remain between ground and 4V. The Peaks of the individual input signals ( $V_{IN}$ + and $V_{IN}$ -) should each never exceed the voltage described as $$V_{IN}+$$ , $V_{IN}-=V_{REF}+V_{CM} \le 4V$ to maintain THD and SINAD performance. $$V_{CM} + V_{REF}/2$$ $V_{CM} - V_{REF}/2$ (a) Differential Input FIGURE 2. Expected Input Signal Range 20014811 The ADC12040 performs best with a differential input with each input centered around a $V_{\text{CM}}.$ The peak-to-peak voltage swing at $V_{\text{IN}}+$ and $V_{\text{IN}}-$ each should not exceed the value of the reference voltage or the output data will be clipped. The two input signals should be exactly 180° out of phase from each other and of the same amplitude. For single frequency inputs, angular errors result in a reduction of the effective full scale input. For a complex waveform, however, angular errors will result in distortion. For angular deviations of up to 10 degrees from these two signals being 180 out of phase, the full scale error in LSB can be described as approximately $$E_{FS} = 4096 (1 - \sin (90^{\circ} + \text{dev}))$$ Where dev is the angular difference, in degrees, between the two signals having a 180° relative phase relationship to each other (see *Figure 3*). Drive the analog inputs with a source impedance less than $100\Omega$ . FIGURE 3. Angular Errors Between the Two Input Signals Will Reduce the Output Level For differential operation, each analog input signal should have a peak-to-peak voltage equal to the input reference voltage, $V_{\rm REF}$ , and be centered around a common mmode voltage, $V_{\rm CM}$ . TABLE 1. Input to Output Relationship – Differential Input | • | - | • | |---------------------------------------|---------------------------------------|----------------| | V <sub>IN+</sub> | V <sub>IN</sub> - | Output | | $V_{CM} - V_{REF}/2$ | V <sub>CM</sub> + V <sub>REF</sub> /2 | 0000 0000 0000 | | $V_{CM} - V_{REF}/4$ | V <sub>CM</sub> + V <sub>REF</sub> /4 | 0100 0000 0000 | | $V_{CM}$ | V <sub>CM</sub> | 1000 0000 0000 | | $V_{CM} + V_{REF}/2$ | V <sub>CM</sub> – V <sub>REF</sub> /4 | 1100 0000 0000 | | V <sub>CM</sub> + V <sub>REF</sub> /2 | V <sub>CM</sub> – V <sub>RE/2F</sub> | 1111 1111 1111 | TABLE 2. Input to Output Relationship – Single-Ended Input | V <sub>IN+</sub> | V <sub>IN</sub> - | Output | |---------------------------------------|-------------------|----------------| | V <sub>CM</sub> – V <sub>REF</sub> | V <sub>CM</sub> | 0000 0000 0000 | | V <sub>CM</sub> – V <sub>REF</sub> /2 | V <sub>CM</sub> | 0100 0000 0000 | | V <sub>CM</sub> | V <sub>CM</sub> | 1000 0000 0000 | | V <sub>CM</sub> + V <sub>REF</sub> /2 | V <sub>CM</sub> | 1100 0000 0000 | | V <sub>CM</sub> +V <sub>REF</sub> | V <sub>CM</sub> | 1111 1111 1111 | #### 1.3.1 Single-Ended Operation Single-ended performance is lower than with differential input signals. For this reason, single-ended operation is not recommended. However, if single-ended operation is required, and the resulting performance degradation is acceptable, one of the analog inputs should be connected to the d.c. common mode voltage of the driven input. The peak-to-peak differential input signal should be twice the reference voltage to maximize SNR and SINAD performance (*Figure 2b*). For example, set $V_{REF}$ to 1.0V and bias $V_{IN}$ — to 1.0V and drive $V_{IN}$ + with a signal range of 0V to 2.0V. Because very large input signal swings can degrade distortion performance, better performance with a single-ended input can be obtained by reducing the reference voltage while maintaining a full-range output. and indicate the input to output relationship of the ADC12040. #### 1.3.2 Driving the Analog Inputs The $\rm V_{IN}^{}+$ and the $\rm V_{IN}^{}-$ inputs of the ADC12040 consist of an analog switch followed by a switched-capacitor amplifier. The capacitance seen at the analog input pins changes with the clock level, appearing as 8 pF when the clock is low, and 7 pF when the clock is high. Although this difference is small, a dynamic capacitance is more difficult to drive than is a fixed capacitance, so choose the driving amplifier carefully. The LMH6550, the LMH6702 and the LMH6628 are a good amplifiers for driving the ADC12040. The internal switching action at the analog inputs causes energy to be output from the input pins. As the driving source tries to compensate for this, it adds noise to the signal. To prevent this, use an RC at each of the inputs, as shown in Figure 5 and Figure 6. These components should be placed close to the ADC because the input pins of the ADC is the most sensitive part of the system and this is the last opportunity to filter the input. The capacitors are for Nyquist applications and should be eliminated for undersampling applications. The LMH6550 and the LMH6552 are excellent devices for driving the ADC12040, especially when single-ended to differential conversion with d.c. coupling is necessary. An example of the use of the LMH6550 to drive the analog input of the ADC12040 is shown in *Figure 5*. For high frequency, narrow band applications, a transformer is generally the recommended way to drive the analog inputs, as shown in *Figure 6*. #### 1.3.3 Input Common Mode Voltage The input common mode voltage, $V_{CM}$ , should be in the range indicated in Section 1.0 and be of a value such that the peak excursions of the analog input signal do not go more negative than ground or more positive than the $V_A$ supply voltage. The nominal $V_{CM}$ should generally be equal to $V_{REF}/2$ , but $V_{RM}$ can be used as a $V_{CM}$ source as long as $V_{RM}$ need not supply more than 10 $\mu A$ of current. Figure 5 shows the use of the $V_{RM}$ output to drive the $V_{CM}$ input of the LMH6550. The common mode output voltage of the LMH6550 is equal to the $\rm V_{\rm CM}$ input input voltage. #### 2.0 DIGITAL INPUTS The digital TTL/CMOS compatible inputs consist of CLK, $\overline{\text{OE}}$ and PD. #### 2.1 The CLK Input The **CLK** signal controls the timing of the sampling process. Drive the clock input with a stable, low jitter clock signal in the range of 100 kHz to 50 MHz with rise and fall times of less than 3ns. The trace carrying the clock signal should be as short as possible and should not cross any other signal line, analog or digital, not even at 90°. If the **CLK** is interrupted, or its frequency too low, the charge on internal capacitors can dissipate to the point where the accuracy of the output data will degrade. This is what limits the lowest sample rate to 100 ksps. The duty cycle of the clock signal can affect the performance of the A/D Converter. Because achieving a precise duty cycle is difficult, the ADC12040 is designed to maintain performance over a range of duty cycles. While it is specified and performance is guaranteed with a 50% clock duty cycle, performance is typically maintained over a clock duty cycle range of 45% to 55%. The clock line should be terminated at its source in the characteristic impedance of that line. It is highly desirable that the the source driving the ADC **CLK** input only drive that pin. However, if that source is used to drive other things, each driven pin should be a.c. terminated with a series RC to ground, as shown in *Figure 4*, such that the resistor value is equal to the characteristic impedance of the clock line and the capacitor value is $$C \ge \frac{4 \times t_{PD} \times L}{Z_{o}}$$ where $t_{PD}$ is the signal propagation rate down the clock line, "L" is the line length and $Z_{O}$ is the characteristic impedance of the clock line. This termination should be as close as possible to the ADC clock pin but beyond it as seen from the clock source. Typical $t_{PD}$ is about 150 ps/inch (60 ps/cm) on FR-4 board material. The units of "L" and $t_{PD}$ should be the same (inches or centimeters). Take care to maintain a constant clock line impedance throughout the length of the line. Refer to Application Note AN-905 or AN-1113 for information on setting and determining characteristic impedance #### 2.2 The OE Input The $\overline{\text{OE}}$ input, when high, puts the output pins into a high impedance state. When this pin is low the outputs are in the active state. The ADC12040 will continue to convert whether this input is high or low, but the output can not be read while the $\overline{\text{OE}}$ pin is high. The $\overline{\text{OE}}$ input should NOT be used to multiplex devices together to drive a common bus as this will result in excessive capacitance on the data output pins, reducing SNR and SINAD performance of the converter. See Section 3.0. #### 2.3 The PD Input The PD input, when high, holds the ADC12040 in a powerdown mode to conserve power when the converter is not being used. The power consumption in this state is 70 mW with a 40MHz clock and 40mW if the clock is stopped. The output data pins are undefined in this mode. The data in the pipeline is corrupted while in the power down mode. The Power Down Mode Exit Cycle time is determined by the value of the capacitors on pins 30, 31 and 32. These capacitors loose their charge in the Power Down mode and must be charged by on-chip circuitry before conversions can be accurate. #### 3.0 DATA OUTPUTS The ADC12040 has 12 TTL/CMOS compatible Data Output pins. Valid offset binary data is present at these outputs while the $\overline{\text{OE}}$ and PD pins are low. While the $t_{\text{OD}}$ time provides information about output timing, a simple way to capture a valid output is to latch the data on the edge of the conversion clock (pin 10). Which edge to use will depend upon the clock frequency and duty cycle. If the rising edge is used, the $t_{\text{OD}}$ time can be used to determine maximum hold time acceptable of the driven device data inputs. If the falling edge of the clock is used, care must be taken to be sure that adequate setup and hold times are allowed for capturing the ADC output data. Be very careful when driving a high capacitance bus. The more capacitance the output drivers must charge for each conversion, the more instantaneous digital current flows through $V_{DR}$ and DR GND. These large charging current spikes can cause on-chip noise that can couple into the analog circuitry, degrading dynamic performance. Adequate power supply bypassing and careful attention to the ground plane will reduce this problem. Additionally, bus capacitance beyond that specified will cause $t_{OD}$ to increase, making it difficult to properly latch the ADC output data. The result could be an apparent reduction in dynamic performance. To minimize noise due to output switching, minimize the load currents at the digital outputs. This can be done by connecting buffers (74AC541, for example) between the ADC outputs and any other circuitry. Only one driven input should be connected to each output pin. Additionally, inserting series $100\Omega$ resistors at the digital outputs, close to the ADC pins, will isolate the outputs from trace and other circuit capacitances and limit the output currents, which could otherwise result in performance degradation. See *Figure 4*. While the ADC12040 will operate with $V_{DR}$ voltages down to 1.8V, $t_{OD}$ increases with reduced $V_{DR}$ . Be careful of external timing when using reduced $V_{DR}$ . FIGURE 4. Simple Application Circuit with Single-Ended to Differential Buffer FIGURE 5. Differential Drive Circuit of Figure 4 FIGURE 6. Driving the Signal Inputs with a Transformer #### **4.0 POWER SUPPLY CONSIDERATIONS** The power supply pins should be bypassed with a 10 $\mu$ F capacitor and with a 0.1 $\mu$ F ceramic chip capacitor within a centimeter of each power pin. Leadless chip capacitors are preferred because they have low series inductance. As is the case with all high-speed converters, the ADC12040 is sensitive to power supply noise. Accordingly, the noise on the analog supply pin should be kept below 150 mV $_{\rm P-P}$ . No pin should ever have a voltage on it that is in excess of the supply voltages, not even on a transient basis. Be especially careful of this during turn on and turn off of power. The $V_{DR}$ pin provides power for the output drivers and may be operated from a supply in the range of 2.35V to $V_D$ (nominal 5V). This can simplify interfacing to 3V devices and systems. DO NOT operate the $V_{DR}$ pin at a voltage higher than $V_D$ . #### **5.0 LAYOUT AND GROUNDING** Proper grounding and proper routing of all signals are essential to ensure accurate conversion. Maintaining separate analog and digital areas of the board, with the ADC12040 between these areas, is required to achieve specified performance. The ground return for the data outputs (DR GND) carries the ground current for the output drivers. The output current can exhibit high transients that could add noise to the conversion process. To prevent this from happening, the DR GND pins should NOT be connected to system ground in close proximity to any of the ADC12040's other ground pins. Capacitive coupling between the typically noisy digital circuitry and the sensitive analog circuitry can lead to poor performance. The solution is to keep the analog circuitry separated from the digital circuitry, and to keep the clock line as short as possible. Digital circuits create substantial supply and ground current transients. The logic noise thus generated could have significant impact upon system noise performance. The best logic family to use in systems with A/D converters is one which employs non-saturating transistor designs, or has low noise characteristics, such as the 74LS, 74HC(T) and 74AC(T)Q families. The worst noise generators are logic families that draw the largest supply current transients during clock or signal edges, like the 74F and the 74AC(T) families. In high speed circuits, however, it is often necessary to use these higher speed devices. Best performance requires careful attention to PC board layout and to proper signal integrity techniques. The effects of the noise generated from the ADC output switching can be minimized through the use of $47\Omega$ to $100\Omega$ resistors in series with each data output line. Locate these resistors as close to the ADC output pins as possible. FIGURE 7. Example of a Suitable Layout Since digital switching transients are composed largely of high frequency components, total ground plane copper weight will have little effect upon the logic-generated noise. This is because of the skin effect. Total surface area is more important than is total ground plane volume. Generally, analog and digital lines should cross each other at 90° to avoid crosstalk. To maximize accuracy in high speed, high resolution systems, however, avoid crossing analog and digital lines altogether. It is important to keep clock lines as short as possible and isolated from ALL other lines, including other digital lines. Even the generally accepted 90° crossing should be avoided with the clock line as even a little coupling can cause problems at high frequencies. This is because other lines can introduce jitter into the clock line, which can lead to degradation of SNR. Also, the high speed clock can introduce noise into the analog chain. Best performance at high frequencies and at high resolution is obtained with a straight signal path. That is, the signal path through all components should form a straight line wherever possible. Be especially careful with the layout of inductors. Mutual inductance can change the characteristics of the circuit in which they are used. Inductors should *not* be placed side by side, even with just a small part of their bodies beside each other. The analog input should be isolated from noisy signal traces to avoid coupling of spurious signals into the input. Any ex- ternal component (e.g., a filter capacitor) connected between the converter's input pins and ground or to the reference input pin and ground should be connected to a very clean point in the ground plane. Figure 7 gives an example of a suitable layout. A single ground plane is recommended with separate analog and digital power planes. The analog and digital power planes should NOT overlap each other. All analog circuitry (input amplifiers, filters, reference components, etc.) should be placed over the analog power plane. All digital circuitry and I/O lines should be placed over the digital power plane. Furthermore, all components in the reference circuitry and the input signal chain that are connected to ground should be connected together with short traces and enter the ground plane at a single point. All ground connections should have a low inductance path to ground. #### **6.0 DYNAMIC PERFORMANCE** To achieve the best dynamic performance, the clock source driving the CLK input must be free of jitter. Isolate the ADC clock from any digital circuitry with buffers, as with the clock tree shown in *Figure 8*. As mentioned in Section 5.0, it is good practice to keep the ADC clock line as short as possible and to keep it well away from any other signals. Other signals can introduce jitter into the clock signal, which can lead to reduced SNR performance, and the clock can introduce noise into other lines. Even lines with 90° crossings have capacitive coupling, so try to avoid even these 90° crossings of the clock line. FIGURE 8. Isolating the ADC Clock from other Circuitry with a Clock Tree #### 7.0 COMMON APPLICATION PITFALLS Driving the inputs (analog or digital) beyond the power supply rails. For proper operation, all inputs should not go more than 300 mV beyond the supply rails (more than 300 mV below the ground pins or 300 mV above the supply pins). Exceeding these limits on even a transient basis may cause faulty or erratic operation. It is not uncommon for high speed digital components (e.g., 74F and 74AC devices) to exhibit overshoot or undershoot that goes above the power supply or below ground when their output lines are not properly terminated. A resistor of about $33\Omega$ to $47\Omega$ in series with any offending digital input, close to the signal source, should eliminate the problem. Do not allow input voltages to exceed the supply voltage, even on a transient basis. Not even during power up or power down. Be careful not to overdrive the inputs of the ADC12040 with a device that is powered from supplies outside the range of the ADC12040 supply. Such practice may lead to conversion inaccuracies and even to device damage. Attempting to drive a high capacitance digital data bus. The more capacitance the output drivers must charge for each conversion, the more instantaneous digital current flows through V<sub>DR</sub> and DR GND. These large charging current spikes can couple into the analog circuitry, degrading dynamic performance. Adequate bypassing and maintaining sepa- rate analog and digital areas on the pc board will reduce this problem. Additionally, bus capacitance beyond that specified will cause $t_{\rm OD}$ to increase, making it difficult to properly latch the ADC output data. The result could, again, be an apparent reduction in dynamic performance. The digital data outputs should be buffered (with 74AC541, for example). Dynamic performance can also be improved by adding series resistors at each digital output, close to the ADC12040, which reduces the energy coupled back into the converter output pins by limiting the output current. A reasonable value for these resistors is $100\Omega$ . Using an inadequate amplifier to drive the analog input. As explained in Section 1.3, the capacitance seen at the input alternates between 8 pF and 7 pF, depending upon the phase of the clock. This dynamic load is more difficult to drive than is a fixed capacitance. If the amplifier exhibits overshoot, ringing, or any evidence of instability, even at a very low level, it will degrade performance. A small series resistor and shunt capacitor at each amplifier output (as shown in *Figure 5* and *Figure 6*) will improve performance. The LMH6550, the LMH6702 and the LMH6628 have been successfully used to drive the analog inputs of the ADC12040. Also, it is important that the signals at the two inputs have exactly the same amplitude and be exactly 180° out of phase with each other. Board layout, especially equality of the length of the two traces to the input pins, will affect the effective phase between these two signals. Remember that an operational amplifier operated in the non-inverting configuration will exhibit more time delay than will the same device operating in the inverting configuration. Operating with the reference pins outside of the specified range. As mentioned in Section 1.2, $V_{\rm REF}$ should be in the range of $$1.0V \le V_{REF} \le 2.2V$$ Operating outside of these limits could lead to performance degradation. Using a clock source with excessive jitter, using excessively long clock signal trace, or having other signals coupled to the clock signal trace. This will cause the sampling interval to vary, causing excessive output noise and a reduction in SNR and SINAD performance. # Physical Dimensions inches (millimeters) unless otherwise noted VBE32A (Rev E) 32-Lead LQFP Package Ordering Number ADC12040CIVY NS Package Number VBE32A ## **Notes** For more National Semiconductor product information and proven design tools, visit the following Web sites at: | Pr | oducts | Design Support | | | |--------------------------------|------------------------------|-------------------------|--------------------------------|--| | Amplifiers | www.national.com/amplifiers | WEBENCH | www.national.com/webench | | | Audio | www.national.com/audio | Analog University | www.national.com/AU | | | Clock Conditioners | www.national.com/timing | App Notes | www.national.com/appnotes | | | Data Converters | www.national.com/adc | Distributors | www.national.com/contacts | | | Displays | www.national.com/displays | Green Compliance | www.national.com/quality/green | | | Ethernet | www.national.com/ethernet | Packaging | www.national.com/packaging | | | Interface | www.national.com/interface | Quality and Reliability | www.national.com/quality | | | LVDS | www.national.com/lvds | Reference Designs | www.national.com/refdesigns | | | Power Management | www.national.com/power | Feedback | www.national.com/feedback | | | Switching Regulators | www.national.com/switchers | | | | | LDOs | www.national.com/ldo | | | | | LED Lighting | www.national.com/led | | | | | PowerWise | www.national.com/powerwise | | | | | Serial Digital Interface (SDI) | www.national.com/sdi | | | | | Temperature Sensors | www.national.com/tempsensors | | | | | Wireless (PLL/VCO) | www.national.com/wireless | | | | THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS. EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders. Copyright© 2008 National Semiconductor Corporation For the most current product information visit us at www.national.com National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com German Tel: +49 (0) 180 5010 771 English Tel: +44 (0) 870 850 4288 National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com