

# STL100NH3LL

## N-channel 30 V - 0.0032 Ω - 25 A - PowerFLAT™ (6x5) STripFET™ III Power MOSFET

### Features

| Туре        | V <sub>DSS</sub> | R <sub>DS(on)</sub><br>max | I <sub>D</sub>     |
|-------------|------------------|----------------------------|--------------------|
| STL100NH3LL | 30 V             | <0.0035 Ω                  | 25A <sup>(1)</sup> |

- 1. The value is rated according  $R_{thj-pcb}$
- Improved die-to-footprint ratio
- Very low profile package (1 mm max)
- Very low thermal resistance
- Conduction losses reduced
- Switching losses reduced

### Application

Switching applications

### Description

This series utilizes the last advanced design rules of ST's proprietary STripFET<sup>™</sup> technology. This process complete to unique metallization technique realised the most advanced low voltage Power MOSFET in PowerFLAT<sup>™</sup>(6x5). The chipscaled PowerFLAT<sup>™</sup> package allows a significant board space saving, still boosting the performance.

| Table 1. | Device summary | / |
|----------|----------------|---|

| Order code  | Marking   | Package          | Packaging     |
|-------------|-----------|------------------|---------------|
| STL100NH3LL | L100NH3LL | PowerFLAT™ (6x5) | Tape and reel |



Figure 1. Internal schematic diagram



## Contents

| 1 | Electrical ratings                      | 3 |
|---|-----------------------------------------|---|
| 2 | Electrical characteristics              | 4 |
|   | 2.1 Electrical characteristics (curves) | 6 |
| 3 | Test circuit                            | 8 |
| 4 | Package mechanical data                 | 9 |
| 5 | Revision history1                       | 1 |



## 1 Electrical ratings

| Table 2. | Absolute | maximum       | ratings |
|----------|----------|---------------|---------|
|          | Abounde  | IIIuAIIIIuIII | raungo  |

| Symbol                             | Parameter                                             | Value      | Unit |
|------------------------------------|-------------------------------------------------------|------------|------|
| V <sub>DS</sub>                    | Drain-source voltage (V <sub>GS</sub> = 0)            | 30         | V    |
| V <sub>GS</sub> <sup>(1)</sup>     | Gate-source voltage                                   | ± 16       | V    |
| V <sub>GS</sub> <sup>(2)</sup>     | Gate-source voltage                                   | ± 18       | V    |
| I <sub>D</sub> <sup>(3)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 100        | А    |
| I <sub>D</sub> <sup>(3)</sup>      | Drain current (continuous) at T <sub>C</sub> = 100 °C | 71         | А    |
| I <sub>D</sub> <sup>(5)</sup>      | Drain current (continuous) at T <sub>C</sub> =100 °C  | 15.6       | А    |
| I <sub>DM</sub> <sup>(4)</sup>     | Drain current (pulsed)                                | 100        | А    |
| I <sub>D</sub> <sup>(5)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 25         | А    |
| P <sub>TOT</sub> <sup>(3)</sup>    | Total dissipation at $T_{C}$ = 25 °C                  | 80         | W    |
| P <sub>TOT</sub> <sup>(5)</sup>    | Total dissipation at $T_{C}$ = 25 °C                  | 4          | W    |
|                                    | Derating factor                                       | 0.03       | W/°C |
| T <sub>J</sub><br>T <sub>stg</sub> | Operating junction temperature<br>Storage temperature | -55 to 150 | °C   |

1. Continuous mode

2. Guaranteed for test time ≤15ms

3. The value is rated according  ${\sf R}_{thj\text{-}c}$ 

4. Pulse width limited by safe operating area

5. The value is rated according  $R_{thj-pcb}$ 

#### Table 3.Thermal resistance

| Symbol                              | Parameter                                               | Value | Unit |
|-------------------------------------|---------------------------------------------------------|-------|------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case (drain) (steady state) | 1.56  | °C/W |
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-ambient                     | 31.3  | °C/W |

1. When mounted on FR-4 board of 1inch<sup>2</sup>, 2oz Cu, t < 10 sec

| Table 4. Avalanche da |
|-----------------------|
|-----------------------|

| Symbol          | Parameter                                                         | Value | Unit |
|-----------------|-------------------------------------------------------------------|-------|------|
| I <sub>AV</sub> | Not-repetitive avalanche current                                  | 7.5   | А    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting $T_J=25$ °C, $I_D=7.5$ A) | 150   | mJ   |



## 2 Electrical characteristics

(T<sub>CASE</sub>=25°C unless otherwise specified)

| Symbol               | Parameter                                          | Test conditions                                                                                     | Min. | Тур.            | Max.            | Unit     |
|----------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|-----------------|-----------------|----------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown<br>voltage                  | $I_{D} = 250 \ \mu A, \ V_{GS} = 0$                                                                 | 30   |                 |                 | V        |
| I <sub>DSS</sub>     | Zero gate voltage drain current ( $V_{GS} = 0$ )   | V <sub>DS</sub> = Max rating,<br>V <sub>DS</sub> = Max rating @125 °C                               |      |                 | 1<br>10         | μΑ<br>μΑ |
| I <sub>GSS</sub>     | Gate body leakage current<br>(V <sub>DS</sub> = 0) | V <sub>GS</sub> = ±16 V                                                                             |      |                 | ±100            | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                             | $V_{DS}$ = $V_{GS}$ , $I_D$ = 250 $\mu$ A                                                           | 1    |                 | 2.5             | V        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                  | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 12.5 A<br>V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 12.5 A |      | 0.0032<br>0.004 | 0.0035<br>0.005 | Ω<br>Ω   |

#### Table 5. On/off states

#### Table 6. Dynamic

|                                                          | <b>7</b> · · ·                                                             |                                                                     |      |                   |      |                |
|----------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------|------|-------------------|------|----------------|
| Symbol                                                   | Parameter                                                                  | Test conditions                                                     | Min. | Тур.              | Max. | Unit           |
| 9 <sub>fs</sub> <sup>(1)</sup>                           | Forward transconductance                                                   | $V_{DS} = 10 \text{ V}, \text{ I}_{D} = 12.5 \text{ A}$             |      | 30                |      | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance<br>Output capacitance<br>Reverse transfer<br>capacitance | V <sub>DS</sub> =25 V, f=1 MHz,<br>V <sub>GS</sub> =0               |      | 4450<br>655<br>50 |      | pF<br>pF<br>pF |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge               | $V_{DD}$ =15 V, $I_D$ = 25 A<br>$V_{GS}$ =4.5 V<br>(see Figure 8)   |      | 30<br>12.5<br>10  | 40   | nC<br>nC<br>nC |
| R <sub>G</sub>                                           | Gate input resistance                                                      | f=1 MHz Gate DC Bias = 0<br>Test signal level = 20 mV<br>open drain | 1    | 2                 | 3    | Ω              |

1. Pulsed: pulse duration=300 µs, duty cycle 1.5%



| Symbol                                                                        | Parameter                                                           | Test conditions                                                                                                     | Min. | Тур.                | Max. | Unit                 |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|---------------------|------|----------------------|
| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on delay time<br>Rise time<br>Turn-off delay time<br>Fall time | $V_{DD}$ =15 V, I <sub>D</sub> = 12.5 A,<br>R <sub>G</sub> =4.7 $\Omega$ , V <sub>GS</sub> =10 V<br>(see Figure 14) |      | 18<br>50<br>75<br>8 |      | ns<br>ns<br>ns<br>ns |

Table 7. Switching times

#### Table 8. Source drain diode

| Symbol                                                 | Parameter                                                                    | Test conditions Min                                                             |  | Тур.            | Max | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|-----------------|-----|---------------|
| I <sub>SD</sub>                                        | Source-drain current                                                         |                                                                                 |  |                 | 25  | А             |
| I <sub>SDM</sub> <sup>(1)</sup>                        | Source-drain current (pulsed)                                                |                                                                                 |  |                 | 100 | А             |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                           | I <sub>SD</sub> =25 A, V <sub>GS</sub> =0                                       |  |                 | 1.3 | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | I <sub>SD</sub> =25 A,<br>di/dt = 100 A/μs,<br>V <sub>DD</sub> =25 V, Tj=150 °C |  | 32<br>34<br>2.1 |     | ns<br>nC<br>A |

1. Pulse width limited by safe operating area

2. Pulsed: pulse duration=300µs, duty cycle 1.5%



Zth\_powerfla

-pcb=K\*Rthj -pcb=58.5°C

10<sup>2</sup>

HV24980

 $I_D(A)$ 

t p (s)

Zthj-Rthj

10<sup>1</sup>

### 2.1 Electrical characteristics (curves)

#### Figure 2. Safe operating area







Figure 3.

10

10

10 -

10

Figure 5.

 $10^{-3}$ 

0.2

0.05

h

**Thermal impedance** 

10<sup>0</sup>

**Transfer characteristics** 

SINGLE PULSE

10-

 $10^{-2}$ 











Figure 10. Normalized gate threshold voltage vs temperature



Figure 12. Source-drain diode forward characteristics



Figure 11. Normalized on resistance vs temperature



Figure 13. Normalized B<sub>VDSS</sub> vs temperature



#### Figure 8. Gate charge vs gate-source voltage Figure 9. Capacitance variations



## 3 Test circuit

Figure 14. Switching times test circuit for resistive load



Figure 16. Test circuit for inductive load switching and diode recovery times







Figure 15. Gate charge test circuit

Figure 17. Unclamped inductive load test circuit



57

Figure 19. Switching time waveform



## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com



| PowerFLAT™ (6x5) MECHANICAL DATA |      |      |      |       |        |        |  |
|----------------------------------|------|------|------|-------|--------|--------|--|
| DIM                              | mm.  |      |      | inch  |        |        |  |
| DIM.                             | MIN. | ТҮР  | MAX. | MIN.  | TYP.   | MAX.   |  |
| А                                | 0.80 | 0.83 | 0.93 | 0.031 | 0.032  | 0.036  |  |
| A1                               |      | 0.02 | 0.05 |       | 0.0007 | 0.0019 |  |
| A3                               |      | 0.20 |      |       | 0.007  |        |  |
| b                                | 0.35 | 0.40 | 0.47 | 0.013 | 0.015  | 0.018  |  |
| D                                |      | 5.00 |      |       | 0.196  |        |  |
| D1                               |      | 4.75 |      |       | 0.187  |        |  |
| D2                               | 4.15 | 4.20 | 4.25 | 0.163 | 0.165  | 0.167  |  |
| E                                |      | 6.00 |      |       | 0.236  |        |  |
| E1                               |      | 5.75 |      |       | 0.226  |        |  |
| E2                               | 3.43 | 3.48 | 3.53 | 0.135 | 0.137  | 0.139  |  |
| E4                               | 2.58 | 2.63 | 2.68 |       | 0.103  | 0.105  |  |
| е                                |      | 1.27 |      |       | 0.050  |        |  |
| L                                | 0.70 | 0.80 | 0.90 | 0.027 | 0.031  | 0.035  |  |



# 5 Revision history

| Table 9.Document revision history |
|-----------------------------------|
|-----------------------------------|

| Date        | Revision | Changes                                                                   |
|-------------|----------|---------------------------------------------------------------------------|
| 18-Apr-2005 | 1        | First Release                                                             |
| 20-Jun-2005 | 2        | Updated mechanical data                                                   |
| 22-Jun-2005 | 3        | New Rg value on Table 7                                                   |
| 10-Oct-2005 | 4        | Inserted ecopack indication                                               |
| 09-Jan-2006 | 5        | New footprint                                                             |
| 08-Mar-2006 | 6        | New template                                                              |
| 29-Jun-2006 | 7        | Modified curves, see Figure 2 and Figure 3                                |
| 04-Sep-2006 | 8        | The document has been reformatted, no content change                      |
| 04-Jan-2007 | 9        | New updated on Table 2                                                    |
| 10-Dec-2007 | 10       | Updated data on Table 4: Avalanche data                                   |
| 20-Mar-2008 | 11       | New V <sub>GS</sub> max. value inserted on <i>Table 4: Avalanche data</i> |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

