TLV1543C, TLV1543I, TLV1543M<br>3.3-V 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS

- 3.3-V Supply Operation
- 10-Bit-Resolution A/D Converter
- 11 Analog Input Channels
- Three Built-In Self-Test Modes
- Inherent Sample and Hold
- Total Unadjusted Error . . . $\pm 1$ LSB Max
- On-Chip System Clock
- End-of-Conversion (EOC) Output
- Pin Compatible With TLC1543
- CMOS Technology


## description

The TLV1543C, TLV1543I, and TLV1543M are CMOS 10-bit, switched-capacitor, successiveapproximation, analog-to-digital converters. These devices have three inputs and a 3-state output [chip select ( $\overline{\mathrm{CS}}$ ), input-output clock (I/O CLOCK), address input (ADDRESS), and data output (DATA OUT)] that provide a direct 4-wire interface to the serial port of a host processor. The devices allow high-speed data transfers from the host.

In addition to a high-speed A/D converter and versatile control capability, these devices have an on-chip 14-channel multiplexer that can select any one of 11 analog inputs or any one of three internal self-test voltages. The sample-and-hold function is automatic. At the end of $A / D$ conversion, the end-of-conversion (EOC) output goes high to indicate that conversion is complete. The converter incorporated in the devices features differential high-impedance reference inputs that facilitate ratiometric conversion, scaling, and isolation of analog circuitry from logic and supply noise. A switched-capacitor design allows low-error conversion over the full operating free-air temperature range.

The TLV1543C is characterized for operation from $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. The TLV1543I is characterized for industrial temperature range of $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. The TLV1543M is characterized for operation over the full military temperature range of $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

AVAILABLE OPTIONS

| T $_{\mathbf{A}}$ | PACKAGE |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SMALL <br> OUTLINE <br> (DB) | SMALL <br> OUTLINE <br> (DW) | CHIP CARRIER <br> (FK) | CERAMIC DIP <br> (J) | PLASTIC DIP <br> (N) | PLASTIC CHIP <br> CARRIER <br> (FN) |
|  | TLV1543CDB | TLV1543CDW | - | - | TLV1543CN | TLV1543CFN |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TLV1543IDB | - | - | - | - | - |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | - | - | TLV1543MFK | TLV1543MJ | - | - |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## TLV1543C, TLV1543I, TLV1543M

## 3.3-V 10-BIT ANALOG-TO-DIGITAL CONVERTERS

WITH SERIAL CONTROL AND 11 ANALOG INPUTS
SLAS072E - DECEMBER 1992 - REVISED JANUARY 2004

## functional block diagram


typical equivalent inputs


## Terminal Functions

| TERMINAL |  |  | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NAME | NO. | 1/0 |  |
| ADDRESS | 17 | I | Serial address. A 4-bit serial address selects the desired analog input or test voltage that is to be converted next. The address data is presented with the MSB first and is shifted in on the first four rising edges of I/O CLOCK. After the four address bits have been read into the address register, ADDRESS is ignored for the remainder of the current conversion period. |
| A0-A10 | $\begin{gathered} 1-9,11 \\ 12 \end{gathered}$ | I | Analog signal. The 11 analog inputs are applied to A0-A10 and are internally multiplexed. The driving source impedance should be less than or equal to $1 \mathrm{k} \Omega$. |
| $\overline{\mathrm{CS}}$ | 15 | I | Chip select. A high-to-low transition on $\overline{\mathrm{CS}}$ resets the internal counters and controls and enables DATA OUT, ADDRESS, and I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock. A low-to-high transition disables ADDRESS and I/O CLOCK within a setup time plus two falling edges of the internal system clock. |
| DATA OUT | 16 | O | The 3-state serial output for the A/D conversion result. DATA OUT is in the high-impedance state when $\overline{\mathrm{CS}}$ is high and active when $\overline{\mathrm{CS}}$ is low. With a valid chip select, DATA OUT is removed from the high-impedance state and is driven to the logic level corresponding to the MSB value of the previous conversion result. The next falling edge of I/O CLOCK drives DATA OUT to the logic level corresponding to the next most significant bit, and the remaining bits are shifted out in order with the LSB appearing on the ninth falling edge of I/O CLOCK. On the tenth falling edge of I/O CLOCK, DATA OUT is driven to a low logic level so that serial interface data transfers of more than ten clocks produce zeroes as the unused LSBs. |
| EOC | 19 | 0 | End of conversion. EOC goes from a high- to a low- logic level on the trailing edge of the tenth I/O CLOCK and remains low until the conversion is complete and data are ready for transfer. |
| GND | 10 | I | The ground return terminal for the internal circuitry. Unless otherwise noted, all voltage measurements are with respect to GND. |
| I/O CLOCK | 18 | I | Input/output clock. I/O CLOCK receives the serial I/O CLOCK input and performs the following four functions: <br> 1) It clocks the four input address bits into the address register on the first four rising edges of I/O CLOCK with the multiplex address available after the fourth rising edge. <br> 2) On the fourth falling edge of I/O CLOCK, the analog input voltage on the selected multiplex input begins charging the capacitor array and continues to do so until the tenth falling edge of I/O CLOCK. <br> 3) It shifts the nine remaining bits of the previous conversion data out on DATA OUT. <br> 4) It transfers control of the conversion to the internal state controller on the falling edge of the tenth clock. |
| REF + | 14 | I | The upper reference voltage value (nominally $\mathrm{V}_{\mathrm{C}}$ ) is applied to $R E F+$. The maximum input voltage range is determined by the difference between the voltage applied to REF + and the voltage applied to the REF terminal. |
| REF - | 13 | I | The lower reference voltage value (nominally ground) is applied to REF -. |
| $\mathrm{V}_{\mathrm{CC}}$ | 20 | I | Positive supply voltage |

## detailed description

With chip select ( $\overline{\mathrm{CS}}$ ) inactive (high), the ADDRESS and I/O CLOCK inputs are initially disabled and DATA OUT is in the high-impedance state. When the serial interface takes $\overline{\mathrm{CS}}$ active (low), the conversion sequence begins with the enabling of I/O CLOCK and ADDRESS and the removal of DATA OUT from the high-impedance state. The host then provides the 4-bit channel address to ADDRESS and the I/O CLOCK sequence to I/O CLOCK. During this transfer, the host serial interface also receives the previous conversion result from DATA OUT. I/O CLOCK receives an input sequence that is between 10 and 16 clocks long from the host. The first four I/O clocks load the address register with the 4-bit address on ADDRESS selecting the desired analog channel and the next six clocks providing the control timing for sampling the analog input.

## detailed description (continued)

There are six basic serial interface timing modes that can be used with the device. These modes are determined by the speed of I/O CLOCK and the operation of $\overline{C S}$ as shown in Table 1. These modes are (1) a fast mode with a 10 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between conversion cycles, (2) a fast mode with a 10 -clock transfer and $\overline{\mathrm{CS}}$ active (low) continuously, (3) a fast mode with an 11- to 16 -clock transfer and $\overline{\mathrm{CS}}$ inactive (high) between conversion cycles, (4) a fast mode with a 16 -bit transfer and $\overline{\mathrm{CS}}$ active (low) continuously, (5) a slow mode with an 11- to 16 -clock transfer and $\overline{C S}$ inactive (high) between conversion cycles, and (6) a slow mode with a 16-clock transfer and $\overline{\mathrm{CS}}$ active (low) continuously.
The MSB of the previous conversion appears on DATA OUT on the falling edge of $\overline{\mathrm{CS}}$ in mode 1, mode 3, and mode 5 , on the rising edge of EOC in mode 2 and mode 4, and following the 16th clock falling edge in mode 6. The remaining nine bits are shifted out on the next nine falling edges of I/O CLOCK. Ten bits of data are transmitted to the host through DATA OUT. The number of serial clock pulses used also depends on the mode of operation, but a minimum of ten clock pulses is required for conversion to begin. On the 10th clock falling edge, the EOC output goes low and returns to the high logic level when conversion is complete and the result can be read by the host. On the 10th clock falling edge, the internal logic takes DATA OUT low to ensure that the remaining bit values are zero if the I/O CLOCK transfer is more than ten clocks long.
Table 1 lists the operational modes with respect to the state of $\overline{\mathrm{CS}}$, the number of $\mathrm{I} / \mathrm{O}$ serial transfer clocks that can be used, and the timing edge on which the MSB of the previous conversion appears at the output.

Table 1. Mode Operation

| MODES |  | $\overline{\mathbf{C S}}$ | NO. OF <br> I/O CLOCKS | MSB AT DATA OUT† | TIMING <br> DIAGRAM |
| :--- | :--- | :--- | :---: | :--- | :---: |
| Fast Modes | Mode 1 | High between conversion cycles | 10 |  | Figure 9 |
|  | Mode 2 | Low continuously | 10 | EOC rising edge | Figure 10 |
|  | Mode 3 | High between conversion cycles | 11 to $16 \ddagger$ | $\overline{\mathrm{CS}}$ falling edge | Figure 11 |
|  | Mode 4 | Low continuously | $16 \ddagger$ | EOC rising edge | Figure 12 |
| Slow Modes | Mode 5 | High between conversion cycles | 11 to $16 \ddagger$ | $\overline{\mathrm{CS}}$ falling edge | Figure 13 |
|  | Mode 6 | Low continuously | $16 \ddagger$ | 16 th clock falling edge | Figure 14 |

$\dagger$ These edges also initiate serial-interface communication.
$\ddagger$ No more than 16 clocks should be used.

## fast modes

The device is in a fast mode when the serial I/O CLOCK data transfer is completed before the conversion is completed. With a 10 -clock serial transfer, the device can only run in a fast mode since a conversion does not begin until the falling edge of the 10th I/O CLOCK.
mode 1: fast mode, $\overline{C S}$ inactive (high) between conversion cycles, 10-clock transfer
In this mode, $\overline{\mathrm{CS}}$ is inactive (high) between serial I/O CLOCK transfers and each transfer is ten clocks long. The falling edge of $\overline{C S}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables the I/O CLOCK and ADDRESS terminals within a setup time plus two falling edges of the internal system clock.

## mode 2: fast mode, $\overline{C S}$ active (low) continuously, 10-clock transfer

In this mode, $\overline{\mathrm{CS}}$ is active (low) between serial I/O CLOCK transfers and each transfer is ten clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions; the rising edge of EOC then begins each sequence by removing DATA OUT from the low logic level, allowing the MSB of the previous conversion to appear immediately on this output.

TLV1543C, TLV1543I, TLV1543M 3.3-V 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS<br>SLAS072E - DECEMBER 1992 - REVISED JANUARY 2004

## mode 3: fast mode, $\overline{C S}$ inactive (high) between conversion cycles, 11- to 16-clock transfer

In this mode, $\overline{\mathrm{CS}}$ is inactive (high) between serial I/O CLOCK transfers and each transfer can be 11 to 16 clocks long. The falling edge of $\overline{C S}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables the I/O CLOCK and ADDRESS terminals within a setup time plus two falling edges of the internal system clock.

## mode 4: fast mode, $\overline{C S}$ active (low) continuously, 16-clock transfer

In this mode, $\overline{\mathrm{CS}}$ is active (low) between serial I/O CLOCK transfers and each transfer must be exactly 16 clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions; the rising edge of EOC then begins each sequence by removing DATA OUT from the low logic level, allowing the MSB of the previous conversion to appear immediately on this output.

## slow modes

In a slow mode, the conversion is completed before the serial I/O CLOCK data transfer is completed. A slow mode requires a minimum 11-clock transfer into I/O CLOCK, and the rising edge of the eleventh clock must occur before the conversion period is complete; otherwise, the device loses synchronization with the host serial interface, and $\overline{\mathrm{CS}}$ has to be toggled to initialize the system. The eleventh rising edge of the I/O CLOCK must occur within $9.5 \mu \mathrm{~s}$ after the tenth I/O clock falling edge.
mode 5: slow mode, $\overline{C S}$ inactive (high) between conversion cycles, 11- to 16-clock transfer
In this mode, $\overline{C S}$ is inactive (high) between serial I/O CLOCK transfers and each transfer can be 11 to 16 clocks long. The falling edge of $\overline{C S}$ begins the sequence by removing DATA OUT from the high-impedance state. The rising edge of $\overline{C S}$ ends the sequence by returning DATA OUT to the high-impedance state within the specified delay time. Also, the rising edge of $\overline{C S}$ disables the I/O CLOCK and ADDRESS terminals within a setup time plus two falling edges of the internal system clock.
mode 6: slow mode, $\overline{C S}$ active (low) continuously, 16-clock transfer
In this mode, $\overline{\mathrm{CS}}$ is active (low) between serial I/O CLOCK transfers and each transfer must be exactly 16 clocks long. After the initial conversion cycle, $\overline{\mathrm{CS}}$ is held active (low) for subsequent conversions. The falling edge of the sixteenth I/O CLOCK then begins each sequence by removing DATA OUT from the low state, allowing the MSB of the previous conversion to appear immediately at DATA OUT. The device is then ready for the next 16 -clock transfer initiated by the serial interface.

## address bits

The 4-bit analog channel-select address for the next conversion cycle is presented to the ADDRESS terminal (MSB first) and is clocked into the address register on the first four leading edges of I/O CLOCK. This address selects one of 14 inputs (11 analog inputs or 3 internal test inputs).

## analog inputs and test modes

The 11 analog inputs and the 3 internal test inputs are selected by the 14 -channel multiplexer according to the input address as shown in Tables 2 and 3. The input multiplexer is a break-before-make type to reduce input-to-input noise injection resulting from channel switching.
Sampling of the analog input starts on the falling edge of the fourth I/O CLOCK, and sampling continues for six I/O CLOCK periods. The sample is held on the falling edge of the tenth I/O CLOCK. The three test inputs are applied to the multiplexer, sampled, and converted in the same manner as the external analog inputs.

Table 2. Analog-Channel-Select Address

| ANALOG INPUT <br> SELECTED | VALUE SHIFTED INTO <br> ADDRESS INPUT |  |
| :---: | :---: | :---: |
|  | BINARY | HEX |
| A0 | 0000 | 0 |
| A1 | 0001 | 1 |
| A2 | 0010 | 2 |
| A3 | 0011 | 3 |
| A4 | 0100 | 4 |
| A5 | 0101 | 5 |
| A6 | 0110 | 6 |
| A7 | 0111 | 7 |
| A8 | 1000 | 8 |
| A9 | 1001 | 9 |
| A10 | 1010 | A |

Table 3. Test-Mode-Select Address

| INTERNAL SELF-TEST VOLTAGE SELECTED $\dagger$ | VALUE SHIFTED INTO ADDRESS INPUT |  | OUTPUT RESULT (HEX) $\ddagger$ |
| :---: | :---: | :---: | :---: |
|  | BINARY | HEX |  |
| $\frac{V_{\text {ref }+}-V_{\text {ref- }}}{2}$ | 1011 | B | 200 |
| $\mathrm{V}_{\text {ref }}$ | 1100 | C | 000 |
| $\mathrm{V}_{\text {ref }+}$ | 1101 | D | 3FF |

$\dagger \mathrm{V}_{\text {ref }}+$ is the voltage applied to the REF + input, and $\mathrm{V}_{\text {ref }}$ is the voltage applied to the REF input.
$\ddagger$ The output results shown are the ideal values and vary with the reference stability and with internal offsets.

## converter and analog input

The CMOS threshold detector in the successive-approximation conversion system determines each bit by examining the charge on a series of binary-weighted capacitors (see Figure 1). In the first phase of the conversion process, the analog input is sampled by closing the $\mathrm{S}_{\mathrm{C}}$ switch and all $\mathrm{S}_{\mathrm{T}}$ switches simultaneously. This action charges all the capacitors to the input voltage.
In the next phase of the conversion process, all $\mathrm{S}_{\mathrm{T}}$ and $\mathrm{S}_{\mathrm{C}}$ switches are opened and the threshold detector begins identifying bits by identifying the charge (voltage) on each capacitor relative to the reference (REF-) voltage. In the switching sequence, ten capacitors are examined separately until all ten bits are identified and the charge-convert sequence is repeated. In the first step of the conversion phase, the threshold detector looks at the first capacitor (weight $=512$ ). Node 512 of this capacitor is switched to the REF+ voltage, and the equivalent nodes of all the other capacitors on the ladder are switched to REF-. If the voltage at the summing node is greater than the trip point of the threshold detector (approximately one-half the $\mathrm{V}_{\mathrm{CC}}$ voltage), a bit 0 is placed in the output register and the 512-weight capacitor is switched to REF-. If the voltage at the summing node is less than the trip point of the threshold detector, a bit 1 is placed in the register and the 512 -weight capacitor remains connected to REF + through the remainder of the successive-approximation process. The process is repeated for the 256 -weight capacitor, the 128 -weight capacitor, and so forth down the line until all bits are counted.
With each step of the successive-approximation process, the initial charge is redistributed among the capacitors. The conversion process relies on charge redistribution to count and weigh the bits from MSB to LSB.

TLV1543C, TLV1543I, TLV1543M 3.3-V 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS<br>SLAS072E - DECEMBER 1992 - REVISED JANUARY 2004

converter and analog input (continued)


Figure 1. Simplified Model of the Successive-Approximation System

## chip-select operation

The trailing edge of $\overline{C S}$ starts all modes of operation, and $\overline{\mathrm{CS}}$ can abort a conversion sequence in any mode. A high-to-low transition on $\overline{C S}$ within the specified time during an ongoing cycle aborts the cycle, and the device returns to the initial state (the contents of the output data register remain at the previous conversion result). Exercise care to prevent $\overline{\mathrm{CS}}$ from being taken low close to completion of conversion because the output data can be corrupted.

## reference voltage inputs

There are two reference inputs used with these devices: REF + and REF-. These voltage values establish the upper and lower limits of the analog input to produce a full-scale and zero-scale reading respectively. The values of REF +, REF-, and the analog input should not exceed the positive supply or be lower than GND consistent with the specified absolute maximum ratings. The digital output is at full scale when the input signal is equal to or higher than REF + and at zero when the input signal is equal to or lower than REF-.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

Supply voltage range, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1): TLV1543C/TLV1543I ................................ 0.5 V to 6.5 V
TLV1543M ................................................ -0.5 V to 6 V






Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ : TLV1543C ........................................ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ TLV1543I ........................................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
TLV1543M ........................................ $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

Lead temperature $1,6 \mathrm{~mm}(1 / 16 \mathrm{inch})$ from the case for 10 seconds ............................... $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to digital ground with REF - and GND wired together (unless otherwise noted).
recommended operating conditions

|  |  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TLV1543C/TLV1543I |  | 3 | 3.3 | 5.5 | V |
| Supply voltage, $\mathrm{V}_{\text {CC }}$ | TLV1543M |  | 3 | 3.3 | 3.6 | V |
| Positive reference voltage, $\mathrm{V}_{\text {ref }+}$ (see Note 2) |  |  |  | $\mathrm{V}_{\mathrm{CC}}$ |  | V |
| Negative reference voltage, $\mathrm{V}_{\text {ref }}$ ( (see Note 2) |  |  |  | 0 |  | V |
| Differential reference voltage, $\mathrm{V}_{\text {ref }}+-\mathrm{V}_{\text {ref }}$ ( see | Note 2) |  | 2.5 | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+0.2$ | V |
| Analog input voltage (see Note 2) |  |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  | TLV1543C/TLV1543I | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V | 2 |  |  | V |
| Hign-level control input voltage, $\mathrm{V}_{1 \mathrm{H}}$ | TLV1543M | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 3.6 V | 2 |  |  | V |
|  | TLV1543C/TLV1543I | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V |  |  | 0.6 | V |
| Low-level control input voltage, VIL | TLV1543M | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 3.6 V |  |  | 0.8 | V |
| Setup time, address bits at data input before I/O | CLOCK $\uparrow$, $\mathrm{t}_{\text {su }}(\mathrm{A})$ (see F | ure 4) | 100 |  |  | ns |
| Hold time, address bits after I/O CLOCK $\uparrow$, $\mathrm{th}_{\text {h }}(\mathrm{A})$ | ee Figure 4) |  | 0 |  |  | ns |
| Hold time, $\overline{\mathrm{CS}}$ low after last I/O CLOCK $\downarrow$, th(CS) |  |  | 0 |  |  | ns |
| Setup time, $\overline{\mathrm{CS}}$ low before clocking in first addre | bit, tsu(CS) (see Note |  | 1.425 |  |  | $\mu \mathrm{s}$ |
|  | TLV1543C/TLV1543I |  | 0 |  | 1.1 |  |
| ock frequency at I/O CLOCK (see Note 4) | TLV1543M |  | 0 |  | 2.1 | MHz |
| Pulse duration, I/O CLOCK high, $\mathrm{t}_{\mathrm{w}\left(\mathrm{H} \_\mathrm{l} / \mathrm{O}\right)}$ |  |  | 190 |  |  | ns |
| Pulse duration, I/O CLOCK low, $\mathrm{t}_{\mathrm{w}(\mathrm{L} \text { _ } / \text { /O) }}$ |  |  | 190 |  |  | ns |
| Transition time, I/O CLOCK, $\mathrm{t}_{(1 / \mathrm{O}}$ ) (see Note 5) |  |  |  |  | 1 | $\mu \mathrm{s}$ |
| Transition time, ADDRESS and $\overline{\mathrm{CS}}, \mathrm{t}_{\mathrm{t}}(\mathrm{CS})$ |  |  |  |  | 10 | $\mu \mathrm{s}$ |
|  | TLV1543C |  | 0 |  | 70 |  |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | TLV15431 |  | -40 |  | 85 |  |
|  | TLV1543M |  | -55 |  | 125 | ${ }^{\circ} \mathrm{C}$ |

NOTES: 2. Analog input voltages greater than that applied to REF+ convert as all ones (1111111111), while input voltages less than that applied to REF- convert as all zeros ( 0000000000 ).
3. To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
4. For 11 - to 16 -bit transfers, after the tenth I/O CLOCK falling edge ( $\leq 2 \mathrm{~V}$ ), at least one I/O clock rising edge ( $\geq 2 \mathrm{~V}$ ) must occur within $9.5 \mu \mathrm{~s}$.
5. This is the time required for the clock input signal to fall from $\mathrm{V}_{I H} \min$ to $\mathrm{V}_{I L} \max$ or to rise from $\mathrm{V}_{I L}$ max to $\mathrm{V}_{I H}$ min. In the vicinity of normal room temperature, the devices function with input clock transition time as slow as $1 \mu \mathrm{~s}$ for remote data-acquisition applications where the sensor and the $A / D$ converter are placed several feet away from the controlling microprocessor.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=3 \mathrm{~V}$ to 5.5 V , I/O CLOCK frequency $=1.1 \mathrm{MHz}$ for the TLV1543C, and TLV1543I $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{I} / \mathrm{O}$ CLOCK frequency $=2.1 \mathrm{MHz}$ for the TLV1543M (unless otherwise noted)

| PARAMETER |  |  | TEST CONDITIONS | MIN TYPt | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOH | High-level output voltage | TLV1543C/TLV1543I | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \quad \mathrm{IOH}=-1.6 \mathrm{~mA}$ | 2.4 |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{I} \mathrm{OH}=20 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.1$ |  | V |
|  |  | TLV1543M | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \quad \mathrm{IOH}=-1.6 \mathrm{~mA}$ | 2.4 |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \quad \mathrm{IOH}=20 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.1$ |  | V |
| VOL Low-level output voltage |  | TLV1543C/TLV1543I | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \quad \mathrm{I} \mathrm{OL}=1.6 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to $5.5 \mathrm{~V}, \quad \mathrm{IOL}=20 \mu \mathrm{~A}$ |  | 0.1 | V |
|  |  | TLV1543M | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \quad \mathrm{IOL}=1.6 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to $3.6 \mathrm{~V}, \quad \mathrm{IOL}=20 \mu \mathrm{~A}$ |  | 0.1 | V |
| Ioz | Off-state (high-impedance-state) output current |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}, \quad \overline{\mathrm{CS}}$ at $\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\mathrm{O}}=0, \quad \overline{\mathrm{CS}}$ at $\mathrm{V}_{\mathrm{CC}}$ |  |  | -10 |
| IIH | High-level input current |  | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ | 0.005 | 2.5 | $\mu \mathrm{A}$ |
| IIL | Low-level input current |  | $\mathrm{V}_{1}=0$ | -0.005 | -2.5 | $\mu \mathrm{A}$ |
| ICC | Operating supply current |  | $\overline{\mathrm{CS}}$ at 0 V | 0.8 | 2.5 | mA |
|  | Selected channel leakage current |  | Selected channel at $\mathrm{V}_{\mathrm{CC}}$, Unselected channel at 0 V |  | 1 | $\mu \mathrm{A}$ |
|  |  |  | Selected channel at 0 V , <br> Unselected channel at $\mathrm{V}_{\mathrm{CC}}$ |  | -1 |  |
|  | Maximum static analog refe | ce current into REF + | $\mathrm{V}_{\text {ref }+}=\mathrm{V}_{\text {CC }}, \quad \mathrm{V}_{\text {ref }}=$ G ${ }^{\text {G }}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{i}$ | Input capacitance, Analog inputs | TLV1543C/TLV1543I |  | 7 | 60 | pF |
|  |  | TLV1543M |  | 7 | 60 |  |
|  | Input capacitance, Control inputs | TLV1543C/TLV1543I |  | 5 | 60 | pF |
|  |  | TLV1543M |  | 5 | 60 |  |

$\dagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.

## TLV1543C, TLV1543I, TLV1543M

## 3.3-V 10-BIT ANALOG-TO-DIGITAL CONVERTERS <br> WITH SERIAL CONTROL AND 11 ANALOG INPUTS <br> SLAS072E - DECEMBER 1992 - REVISED JANUARY 2004

operating characteristics over recommended operating free-air temperature range,
$\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=3 \mathrm{~V}$ to 5.5 V , I/O CLOCK frequency $=1.1 \mathrm{MHz}$ for the TLV1543C, and TLV1543I
$\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\text {ref+ }}=3 \mathrm{~V}$ to 3.6 V, I/O CLOCK frequency $=2.1 \mathrm{MHz}$ for the TLV1543M

|  | PARAMETER | TEST CONDITIONS | MIN | TYP† | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Linearity error (see Note 6) |  |  |  | $\pm 1$ | LSB |
|  | Zero error (see Note 7) |  |  |  | $\pm 1$ | LSB |
|  | Full-scale error (see Note 7) |  |  |  | $\pm 1$ | LSB |
|  | Total unadjusted error (see Note 8) |  |  |  | $\pm 1$ | LSB |
|  |  | ADDRESS = 1011 |  | 512 |  |  |
|  | Self-test output code (see Table 3 and Note 9) | ADDRESS $=1100$ |  | 0 |  |  |
|  |  | ADDRESS = 1101 |  | 1023 |  |  |
| $\mathrm{t}_{\mathrm{c}(1)}$ | Conversion time | See Figures 9-14 |  |  | 21 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{c} \text { (2) }}$ | Total cycle time (access, sample, and conversion) | See Figures 9-14 and Note 10 |  |  | $\begin{gathered} 21 \\ +10 \text { I/O } \\ \text { CLOCK } \\ \text { periods } \end{gathered}$ | $\mu \mathrm{S}$ |
| ${ }^{\text {t }}$ (acq) | Channel acquisition time (sample) | See Figures 9-14 and Note 10 |  |  | 6 | $1 / 0$ <br> CLOCK periods |
| $\mathrm{t}_{\mathrm{v}}$ | Valid time, DATA OUT remains valid after I/O CLOCK $\downarrow$ | See Figure 6 | 10 |  |  | ns |
| $\mathrm{t}_{\mathrm{d}(1 / O-D A T A)}$ | Delay time, I/O CLOCK $\downarrow$ to DATA OUT valid | See Figure 6 |  |  | 240 | ns |
| $\mathrm{t}_{\mathrm{d}(1 / O-E O C)}$ | Delay time, tenth I/O CLOCK $\downarrow$ to EOC $\downarrow$ | See Figure 7 |  | 70 | 240 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (EOC-DATA) }}$ | Delay time, EOC $\uparrow$ to DATA OUT (MSB) | See Figure 8 |  |  | 100 | ns |
| tPZH, tPZL | Enable time, $\overline{\mathrm{CS}} \downarrow$ to DATA OUT (MSB driven) | See Figure 3 |  |  | 1.3 | $\mu \mathrm{s}$ |
| tPHZ, tPLZ | Disable time, $\overline{\mathrm{CS}} \uparrow$ to DATA OUT (high impedance) | See Figure 3 |  |  | 150 | ns |
| $\operatorname{tr}$ (EOC) | Rise time, EOC | See Figure 8 |  |  | 300 | ns |
| $\mathrm{t}_{\text {f(EOC }}$ | Fall time, EOC | See Figure 7 |  |  | 300 | ns |
| $\mathrm{tr}_{\text {(bus) }}$ | Rise time, data bus | See Figure 6 |  |  | 300 | ns |
| tf(bus) | Fall time, data bus | See Figure 6 |  |  | 300 | ns |
| $\mathrm{t}_{\mathrm{d}}(\mathrm{I} / \mathrm{O}-\mathrm{CS})$ | Delay time, tenth I/O CLOCK $\downarrow$ to $\overline{\mathrm{CS}} \downarrow$ to abort conversion (see Note 11) |  |  |  | 9 | $\mu \mathrm{s}$ |

$\dagger$ All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
NOTES: 6. Linearity error is the maximum deviation from the best straight line through the A/D transfer characteristics.
7. Zero-scale error is the difference between 0000000000 and the converted output for zero input voltage; full-scale error is the difference between 1111111111 and the converted output for full-scale input voltage.
8. Total unadjusted error comprises linearity, zero-scale, and full-scale errors.
9. Both the input address and the output codes are expressed in positive logic.
10. I/O CLOCK period $=1 /(1 / O$ CLOCK frequency) (see Figure 6).
11. Any transitions of $\overline{\mathrm{CS}}$ are recognized as valid only if the level is maintained for a setup time plus two falling edges of the internal clock $(1.425 \mu \mathrm{~s})$ after the transition.

PARAMETER MEASUREMENT INFORMATION


Figure 2. Load Circuits


Figure 5. $\overline{\mathrm{CS}}$ and I/O CLOCK Voltage Waveforms

PARAMETER MEASUREMENT INFORMATION


Figure 6. DATA OUT and I/O CLOCK Voltage Waveforms


Figure 7. I/O CLOCK and EOC Voltage Waveforms


Figure 8. EOC and DATA OUT Voltage Waveforms


NOTE A: To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

Figure 9. Timing for 10-Clock Transfer Using $\overline{\mathbf{C S}}$


NOTE A: To minimize errors caused by noise at $\overline{\mathrm{CS}}$, the internal circuitry waits for a setup time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.

Figure 10. Timing for 10-Clock Transfer Not Using $\overline{\mathbf{C S}}$

## 3.3-V 10-BIT ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL CONTROL AND 11 ANALOG INPUTS <br> SLAS072E - DECEMBER 1992 - REVISED JANUARY 2004



NOTES: A. To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for a set up time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in an address until the minimum $\overline{\mathrm{CS}}$ setup time has elapsed.
B. A low-to-high transition of $\overline{C S}$ disables ADDRESS and the I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock.
Figure 11. Timing for 11- to 16-Clock Transfer Using $\overline{\mathbf{C S}}$ (Serial Transfer Interval Shorter Than Conversion)


NOTES: A. The first I/O CLOCK must occur after the rising edge of EOC.
B. A low-to-high transition of $\overline{C S}$ disables ADDRESS and the I/O CLOCK within a maximum of a setup time plus two falling edges of the internal system clock.
Figure 12. Timing for 16-Clock Transfer Not Using CS (Serial Transfer Interval Shorter Than Conversion)


NOTES: A. To minimize errors caused by noise at $\overline{C S}$, the internal circuitry waits for a set up time plus two falling edges of the internal system clock after $\overline{\mathrm{CS}} \downarrow$ before responding to control input signals. No attempt should be made to clock in an address until the minimum chip $\overline{\mathrm{CS}}$ setup time has elapsed.
B. The eleventh rising edge of the I/O CLOCK sequence must occur before the conversion is complete to prevent losing serial interface synchronization.
Figure 13. Timing for 11- to 16-Clock Transfer Using CS (Serial Transfer Interval Longer Than Conversion)


NOTES: A. The eleventh rising edge of the I/O CLOCK sequence must occur before the conversion is complete to prevent losing serial interface synchronization.
B. The I/O CLOCK sequence is exactly 16 clock pulses long.

Figure 14. Timing for 16-Clock Transfer Not Using $\overline{\mathbf{C S}}$ (Serial Transfer Interval Longer Than Conversion)

## APPLICATION INFORMATION



NOTES: A. This curve is based on the assumption that $V_{\text {ref }}$ and $\mathrm{V}_{\text {ref- }}$ have been adjusted so that the voltage at the transition from digital 0 to $1\left(\mathrm{~V}_{\mathrm{ZT}}\right)$ is 0.0024 V and the transition to full scale $\left(\mathrm{V}_{\mathrm{FT}}\right)$ is 4.908 V . $1 \mathrm{LSB}=4.8 \mathrm{mV}$.
B. The full-scale value $\left(\mathrm{V}_{\mathrm{FS}}\right)$ is the step whose nominal midstep value has the highest absolute value. The zero-scale value ( $\mathrm{V}_{\mathrm{ZS}}$ ) is the step whose nominal midstep value equals zero.

Figure 15. Ideal Conversion Characteristics


Figure 16. Serial Interface

# TLV1543C, TLV1543I, TLV1543M <br> 3.3-V 10-BIT ANALOG-TO-DIGITAL CONVERTERS <br> WITH SERIAL CONTROL AND 11 ANALOG INPUTS <br> SLASO72E - DECEMBER 1992 - REVISED JANUARY 2004 

## APPLICATION INFORMATION

## simplified analog input analysis

Using the equivalent circuit in Figure 17, the time required to charge the analog input capacitance from 0 to $\mathrm{V}_{\mathrm{S}}$ within $1 / 2$ LSB can be derived as follows:

The capacitance charging voltage is given by

$$
\begin{equation*}
v_{C}=v_{S}\left(1-e^{-t_{c} / R_{t} C_{i}}\right) \tag{1}
\end{equation*}
$$

Where:

$$
R_{t}=R_{S}+r_{i}
$$

The final voltage to $1 / 2$ LSB is given by

$$
\begin{equation*}
V_{C}(1 / 2 L S B)=V_{S}-\left(V_{S} / 2048\right) \tag{2}
\end{equation*}
$$

Equating equation 1 to equation 2 and solving for time $t_{c}$ gives

$$
\begin{equation*}
V_{S}-\left(V_{S} / 2048\right)=V_{S}\left(1-e^{-t_{c} / R_{t} C_{i}}\right) \tag{3}
\end{equation*}
$$

and

$$
\begin{equation*}
\mathrm{t}_{\mathrm{c}}(1 / 2 \mathrm{LSB})=\mathrm{R}_{\mathrm{t}} \times \mathrm{C}_{\mathrm{i}} \times \ln (2048) \tag{4}
\end{equation*}
$$

Therefore, with the values given the time for the analog input signal to settle is

$$
\begin{equation*}
t_{\mathrm{C}}(1 / 2 \mathrm{LSB})=\left(\mathrm{R}_{\mathrm{S}}+1 \mathrm{k} \Omega\right) \times 60 \mathrm{pF} \times \ln (2048) \tag{5}
\end{equation*}
$$

This time must be less than the converter sample time shown in the timing diagrams.

$\mathrm{V}_{\mathrm{I}}=$ Input Voltage at A0-A10
$\mathrm{V}_{\mathrm{S}}=$ External Driving Source Voltage
$\mathbf{R}_{\mathbf{S}}=$ Source Resistance
$\mathrm{r}_{\mathrm{i}}=$ Input Resistance
$\mathrm{C}_{\mathbf{i}}=$ Input Capacitance
$\dagger$ Driving source requirements:

- Noise and distortion for the source must be equivalent to the resolution of the converter.
- $R_{S}$ must be real at the input frequency.

Figure 17. Equivalent Input Circuit Including the Driving Source

## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing |  | Package Qty | $\text { Eco Plan }{ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5962-9689401Q2A | OBSOLETE | LCCC | FK | 20 |  | TBD | Call TI | Call TI |
| 5962-9689401QRA | OBSOLETE | CDIP | J | 20 |  | TBD | Call TI | Call TI |
| TLV1543CDB | ACTIVE | SSOP | DB | 20 | 70 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| TLV1543CDBG4 | ACTIVE | SSOP | DB | 20 | 70 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |
| TLV1543CDBLE | OBSOLETE | SSOP | DB | 20 |  | TBD | Call TI | Call TI |
| TLV1543CDBR | ACTIVE | SSOP | DB | 20 | 2000 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| TLV1543CDBRG4 | ACTIVE | SSOP | DB | 20 | 2000 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no Sb/Br) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| TLV1543CDW | ACTIVE | SOIC | DW | 20 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| TLV1543CDWG4 | ACTIVE | SOIC | DW | 20 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| TLV1543CDWR | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS \& no Sb/Br) no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |
| TLV1543CDWRG4 | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |
| TLV1543CFN | ACTIVE | PLCC | FN | 20 | 46 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no Sb/Br) } \\ \hline \end{gathered}$ | CU SN | Level-1-260C-UNLIM |
| TLV1543CFNG3 | ACTIVE | PLCC | FN | 20 | 46 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \\ \hline \end{gathered}$ | CU SN | Level-1-260C-UNLIM |
| TLV1543CN | ACTIVE | PDIP | N | 20 | 20 | Pb-Free (RoHS) | CU NIPDAU | N/ A for Pkg Type |
| TLV1543CNE4 | ACTIVE | PDIP | N | 20 | 20 | Pb-Free (RoHS) | CU NIPDAU | N/ A for Pkg Type |
| TLV1543IDB | ACTIVE | SSOP | DB | 20 | 70 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no Sb/Br) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| TLV1543IDBG4 | ACTIVE | SSOP | DB | 20 | 70 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no Sb/Br) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| TLV1543IDBLE | OBSOLETE | SSOP | DB | 20 |  | TBD | Call TI | Call TI |
| TLV1543IDBR | ACTIVE | SSOP | DB | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no Sb/Br) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| TLV1543IDBRG4 | ACTIVE | SSOP | DB | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| TLV1543MFKB | OBSOLETE | LCCC | FK | 20 |  | TBD | Call TI | Call TI |
| TLV1543MJ | OBSOLETE | CDIP | J | 20 |  | TBD | Call TI | Call TI |
| TLV1543MJB | OBSOLETE | CDIP | J | 20 |  | TBD | Call TI | Call TI |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.
Pb -Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb -Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants ( Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall Tl's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 (mm) | B0 (mm) | K0 (mm) | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLV1543CDBR | SSOP | DB | 20 | 2000 | 330.0 | 16.4 | 8.2 | 7.5 | 2.5 | 12.0 | 16.0 | Q1 |
| TLV1543IDBR | SSOP | DB | 20 | 2000 | 330.0 | 16.4 | 8.2 | 7.5 | 2.5 | 12.0 | 16.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLV1543CDBR | SSOP | DB | 20 | 2000 | 346.0 | 346.0 | 33.0 |
| TLV1543IDBR | SSOP | DB | 20 | 2000 | 346.0 | 346.0 | 33.0 |



| DIM PINS ** | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | $\mathbf{2 8}$ | $\mathbf{3 0}$ | $\mathbf{3 8}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 6,50 | 6,50 | 7,50 | 8,50 | 10,50 | 10,50 | 12,90 |
| A MIN | 5,90 | 5,90 | 6,90 | 7,90 | 9,90 | 9,90 | 12,30 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
D. Falls within JEDEC MO-150


| DIM PINS ** | 14 | 16 | 18 | 20 |
| :---: | :---: | :---: | :---: | :---: |
| A | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC |
| B MAX | 0.785 <br> $(19,94)$ | .840 <br> $(21,34)$ | 0.960 <br> $(24,38)$ | 1.060 <br> $(26,92)$ |
| B MIN | - | - | - | - |
| C MAX | 0.300 <br> $(7,62)$ | 0.300 <br> $(7,62)$ | 0.310 <br> $(7,87)$ | 0.300 <br> $(7,62)$ |
| C MIN | 0.245 <br> $(6,22)$ | 0.245 <br> $(6,22)$ | 0.220 <br> $(5,59)$ | 0.245 <br> $(6,22)$ |



NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package is hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

FK (S-CQCC-N**)


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a metal lid.
D. The terminals are gold plated.
E. Falls within JEDEC MS-004


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-018

DW (R-PDSO-G2O)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-013 variation AC.

N (R-PDIP-T**)
PLASTIC DUAL-IN-LINE PACKAGE
16 PINS SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C) Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

D The 20 pin end lead shoulder width is a vendor option, either half or full width.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI .
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated Tl product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of Tl products in such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific Tl products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

## Products

## Amplifiers

Data Converters
DLP® Products
DSP
Clocks and Timers
Interface
Logic
Power Mgmt
Microcontrollers
RFID
RF/IF and ZigBee® Solutions
amplifier.ti.com
dataconverter.ti.com
www.dlp.com
dsw.ti.com
www.ti.com/clocks
nterface.ti.com
ogic.ti.com
oower.ticom
microcontroller.ti.com
www.ti-rfid.com
www.ti.com/lprt

| Applications |  |
| :---: | :---: |
| Audio | www.ti.com/audio |
| Automotive | www.ticom/automotiva |
| Broadband | www.ti.com/broadband |
| Digital Control | www.ti.com/digitalcontro |
| Medical | www.ti.com/medica |
| Military | www.ti.com/military |
| Optical Networking | www.ti.com/opticalnetwork |
| Security | Www.ti.com/security |
| Telephony | Www.ti.com/telephony |
| Video \& Imaging | www.ti.com/vided |
| Wireless | www.ti.com/wireless |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2009, Texas Instruments Incorporated

