# International

#### HEXFET<sup>®</sup> Power MOSFET

- Isolated Package
- High Voltage Isolation= 2.5KVRMS <sup>(b)</sup>
- Sink to Lead Creepage Dist.= 4.8mm
- Dynamic dv/dt Rating
- Low Thermal Resistance



# IRFI624G

 $V_{DSS} = 250V$  $R_{DS(on)} = 1.1\Omega$  $I_D = 3.4A$ 

#### Description

Third Generation HEXFETs from International Rectifier provide the designer with the best combination of fast switching, ruggedized device design, low on-resistance and cost-effectiveness.

The TO-220 Fullpak eliminates the need for additional insulating hardware in commercial-industrial applications. The moulding compound used provides a high isolation capability and a low thermal resistance between the tab and external heatsink. This isolation is equivalent to using a 100 micron mica barrier with standard TO-220 product. The Fullpak is mounted to a heatsink using a single clip or by a single screw fixing.



#### Absolute Maximum Ratings

|                            | Parameter                             | Max.                  | Units |
|----------------------------|---------------------------------------|-----------------------|-------|
| ip @ Tc = 25°C             | Continuous Drain Current, VGS @ 10 V  | 3.4                   |       |
| $I_D @ T_C = 100^{\circ}C$ | Continuous Drain Current, VGS @ 10 V  | 2.2                   | A     |
| DM                         | Pulsed Drain Current 10               | 14                    |       |
| Pp @ Tc = 25°C             | Power Dissipation                     | 30                    | W     |
|                            | Linear Derating Factor                | 0.24                  | W/ºC  |
| V <sub>GS</sub>            | Gate-to-Source Voltage                | ±20                   | V     |
| EAS                        | Single Pulse Avalanche Energy @       | 100                   | mJ    |
| IAR                        | Avalanche Current ①                   | 3.4                   | A     |
| EAR                        | Repetitive Avalanche Energy (1)       | 3.0                   | mJ    |
| dv/dt                      | Peak Diode Recovery dv/dt 3           | 4.8                   | V/ns  |
| Т, Т,                      | Operating Junction and                | -55 to +150           |       |
| Тята                       | Storage Temperature Range             |                       | C     |
|                            | Soldering Temperature, for 10 seconds | 300 (1.6mm from case) | - 1   |
|                            | Mounting Torque, 6-32 or M3 screw     | 10 /br•in (1.1 N•m)   | 1     |

#### **Thermal Resistance**

|      | Parameter           | Min. | Тур. | Max. | Units |
|------|---------------------|------|------|------|-------|
| Reuc | Junction-to-Case    |      |      | 4.1  | ∘c/w  |
| Rean | Junction-to-Ambient | _    |      | 65   | 10/00 |

Document Number: 90184

www.vishay.com 599

|                                 | Parameter                              | Min. | Тур. | Max. | Units | Test Conditions                                                   |
|---------------------------------|----------------------------------------|------|------|------|-------|-------------------------------------------------------------------|
| V(BR)DSS                        | Drain-to-Source Breakdown Voltage      | 250  |      | _    | V     | V <sub>GS</sub> =0V, I <sub>D</sub> = 250μA                       |
| $\Delta V_{(BR)DSS}/\Delta^{-}$ | TJ Breakdown Voltage Temp. Coefficient |      | 0.36 | _    | V/ºC  | Reference to 25°C, Ip= 1mA                                        |
| RDS(on)                         | Static Drain-to-Source On-Resistance   | _    |      | 1.1  | Ω     | V <sub>G8</sub> =10V, I <sub>D</sub> =2.0A ④                      |
| V <sub>GS(Ih)</sub>             | Gate Threshold Voltage                 | 2.0  | . —  | 4.0  | ٧     | Vps=Vgs, Ip= 250µA                                                |
| ġfs                             | Forward Transconductance               | 1.5  | _    | _    | S     | V <sub>DS</sub> =50V, I <sub>D</sub> =2.0A ④                      |
| Ipss                            | Drain-to-Source Leakage Current        | _    |      | 25   |       | V <sub>DS</sub> =250V, V <sub>GS</sub> =0V                        |
| 1085                            | Diam-ra-Source Leakage Current         |      | -    | 250  | ·μΑ   | V <sub>DS</sub> =200V, V <sub>GS</sub> =0V, T <sub>J</sub> =125°C |
| IGSS                            | Gate-to-Source Forward Leakage         |      | —    | 100  | • nA  | V <sub>GS</sub> =20V                                              |
| 1685                            | Gate-to-Source Reverse Leakage         |      | —    | -100 | • 11A | V <sub>GS</sub> =-20V                                             |
| Qg                              | Total Gate Charge                      | -    | _    | 14   |       | I <sub>D</sub> =4.4 <b>A</b>                                      |
| Q <sub>gs</sub>                 | Gate-to-Source Charge                  | —    | _    | 2.7  | nC    | V <sub>DS</sub> =200V                                             |
| Q <sub>gd</sub>                 | Gate-to-Drain ("Miller") Charge        | —    | -    | 7.8  |       | V <sub>GS</sub> =10V See Fig. 6 and 13 ④                          |
| t <sub>d(on)</sub>              | Tum-On Delay Time                      | _    | 7.0  | _    |       | V <sub>DD</sub> =125V                                             |
| tr                              | Rise Time                              | _    | 13   | _    | ns    | [D=4.4A                                                           |
| td(off)                         | Tum-Off Delay Time                     |      | 20   | —    | 113   | R <sub>G</sub> =18Ω                                               |
| tı                              | Fall Time                              |      | 12   | -    |       | R <sub>D</sub> =28Ω See Figure 10 ⊕                               |
| LD                              | Internal Drain Inductance              | -    | 4.5  | _    | nH    | Between lead,<br>6 mm (0.25in.)                                   |
| Ls                              | Internal Source Inductance             | _    | 7.5  | _    |       | from package<br>and center of<br>die contact                      |
| Ciss                            | Input Capacitance                      |      | 260  | —    |       | V <sub>GS</sub> =0V                                               |
| Coss                            | Output Capacitance                     | _    | 77   |      | рF    | V <sub>DS</sub> = 25V                                             |
| Crss                            | Reverse Transfer Capacitance           | _    | 15   |      |       | f=1.0MHz See Figure 5                                             |
| С                               | Drain to Sink Capacitance              | —    | 12   | —    | pF    | f=1.0MHz                                                          |
|                                 |                                        |      |      |      |       |                                                                   |

#### Source-Drain Ratings and Characteristics

|                 | Parameter                                 | Min.      | Тур.                                                                          | Max. | Units | Test Conditions                         |
|-----------------|-------------------------------------------|-----------|-------------------------------------------------------------------------------|------|-------|-----------------------------------------|
| اع              | Continuous Source Current<br>(Body Diode) |           | .—                                                                            | 3.4  |       | MOSFET symbol showing the               |
| I <sub>SM</sub> | Pulsed Source Current<br>(Body Diode) ①   |           |                                                                               | 14   | A     | integral reverse<br>p-n junction diode. |
| $V_{SD}$        | Diode Forward Voltage                     | _         | -                                                                             | 1.8  | V     | TJ=25°C, IS=3.4A, VGS=0V @              |
| t <sub>rr</sub> | Reverse Recovery Time                     | . —       | 200                                                                           | 400  | ns    | TJ=25°C, I⊨=4.4A                        |
| Qrr             | Reverse Recovery Charge                   | -         | 0.95                                                                          | 1.9  | μÇ    | di/dt=100A/μs ④                         |
| ton             | Forward Turn-On Time                      | Intrinsio | Intrinsic turn-on time is neglegible (turn-on is dominated by $L_{S}+L_{D}$ ) |      |       |                                         |

Notes:

- Tepetitive rating; pulse width limited by max, junction temperature (See Figure 11)
- ③ Isp≤4.4A, di/dt≤90A/μs, Vpp≤V(BR)pss, ⑤ t=60s, ∫=60Hz Tj≤150°C
- V<sub>DD</sub>=50V, starting T<sub>J</sub>=25°C, L=13mH R<sub>G</sub>=25Ω, I<sub>AS</sub>=3.4A (See Figure 12)
- ④ Pulse width  $\leq$  300 µs; duty cycle  $\leq$ 2%.

DATA Sheets



Vs. Temperature



12014 0.5 0.6 1.0 1.2 1.4 V<sub>SD</sub>, Source-to-Drain Voltage (volts)





10<sup>2</sup>

З

10

 $10^{2}$ 

0.1





Fig 9. Maximum Drain Current Vs. Case Temperature



Fig 10a. Switching Time Test Circuit



Fig 10b. Switching Time Waveforms



Fig 11. Maximum Effective Transient Thermal Impedance, Junction-to-Case

DATA Sheets

### IRFI624G



Fig 12a. Unclamped Inductive Test Circuit



Fig 12b. Unclamped Inductive Waveforms



Fig 13a. Basic Gate Charge Waveform

Appendix A: Figure 14, Peak Diode Recovery dv/dt Test Circuit - See page 1505

Appendix B: Package Outline Mechanical Drawing - See page 1510

Appendix C: Part Marking Information – See page 1517



T(2)



Fig 13b. Gate Charge Test Circuit

International



Vishay

## Notice

The products described herein were acquired by Vishay Intertechnology, Inc., as part of its acquisition of International Rectifier's Power Control Systems (PCS) business, which closed in April 2007. Specifications of the products displayed herein are pending review by Vishay and are subject to the terms and conditions shown below.

Specifications of the products displayed herein are subject to change without notice. Vishay Intertechnology, Inc., or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies.

Information contained herein is intended to provide a product description only. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Vishay's terms and conditions of sale for such products, Vishay assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of Vishay products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Vishay for any damages resulting from such improper use or sale.

International Rectifier<sup>®</sup>, IR<sup>®</sup>, the IR logo, HEXFET<sup>®</sup>, HEXSense<sup>®</sup>, HEXDIP<sup>®</sup>, DOL<sup>®</sup>, INTERO<sup>®</sup>, and POWIRTRAIN<sup>®</sup> are registered trademarks of International Rectifier Corporation in the U.S. and other countries. All other product names noted herein may be trademarks of their respective owners.