# International Rectifier

#### HEXFET® Power MOSFET

- Surface Mount
- Available in Tape & Reel
- Dynamic dv/dt Rating
- P-Channel
- Fast Switching
- Ease of Paralleling
- Simple Drive Requirements





#### Description

The HEXFET technology is the key to International Rectifier's advanced line of power MOSFET transistors. The efficient geometry and unique processing of the HEXFET design achieve very low on-state resistance combined with high transconductance and extreme device ruggedness.

The SMD-220 is a surface mount power package capable of accommodating die sizes up to HEX-4. It provides the highest power capability and the lowest possible on-resistance in any existing surface mount package. The SMD-220 is suitable for high current applications because of its low internal connection resistance and can dissipate up to 2.0W in a typical surface mount application.



#### **Absolute Maximum Ratings**

|                                         | Parameter                                         | Max.                  | Units   |  |
|-----------------------------------------|---------------------------------------------------|-----------------------|---------|--|
| I <sub>D</sub> @ T <sub>C</sub> = 25°C  | Continuous Drain Current, VGS @ -10 V             | -3.5                  | 1       |  |
| I <sub>D</sub> @ T <sub>C</sub> = 100°C | Continuous Drain Current, V <sub>GS</sub> @ -10 V | -2.0                  | A       |  |
| I <sub>DM</sub>                         | Pulsed Drain Current ①                            | -14                   |         |  |
| P <sub>D</sub> @ T <sub>C</sub> = 25°C  | Power Dissipation                                 | 40                    | - w     |  |
| P <sub>D</sub> @ T <sub>A</sub> = 25°C  | Power Dissipation (PCB Mount)**                   | 3.0                   | ] "     |  |
|                                         | Linear Derating Factor                            | 0.32                  | W/°C    |  |
|                                         | Linear Derating Factor (PCB Mount)**              | 0.025                 | 7 **/-0 |  |
| V <sub>GS</sub>                         | Gate-to-Source Voltage                            | ±20                   | V       |  |
| i <sub>LM</sub>                         | Inductive Current, Clamp                          | -14                   | A       |  |
| dv/dt                                   | Peak Diode Recovery dv/dt ③                       | -5.0                  | V/ns    |  |
| Т <sub>з</sub> , Т <sub>STG</sub>       | Junction and Storage Temperature Range            | -55 to +150           | - C     |  |
|                                         | Soldering Temperature, for 10 seconds             | 300 (1.6mm from case) | 7 '     |  |

#### **Thermal Resistance**

|      | Parameter                         | Min. | Тур. | Max. | Units |
|------|-----------------------------------|------|------|------|-------|
| Reuc | Junction-to-Case                  | _    | _    | 3.1  |       |
| Reja | Junction-to-Ambient (PCB mount)** | -    |      | 40   | ∘C/W  |
| Reja | Junction-to-Ambient               |      |      | 62   |       |

<sup>\*\*</sup> When mounted on 1" square PCB (FR-4 or G-10 Material).
For recommended footprint and soldering techniques refer to application note #AN-994.



#### Electrical Characteristics @ T<sub>J</sub> = 25°C (unless otherwise specified)

| Parameter                  |                                      | Min. | Тур.  | Max. | Units | Test Conditions                                                    |
|----------------------------|--------------------------------------|------|-------|------|-------|--------------------------------------------------------------------|
| V <sub>(BR)DSS</sub>       | : Drain-to-Source Breakdown Voltage  | -200 | _     | _    | ٧     | V <sub>GS</sub> =0V, I <sub>D</sub> =-250μA                        |
| ΔV <sub>(BR)DSS</sub> /ΔT, | Breakdown Voltage Temp. Coefficient  | _    | -0.22 | _    | V/°C  | Reference to 25°C, f <sub>D</sub> =-1mA                            |
| R <sub>DS(on)</sub>        | Static Drain-to-Source On-Resistance | _    |       | 1.5  | Ω     | V <sub>GS</sub> =-10V, I <sub>D</sub> =-1.5A ⊕                     |
| V <sub>GS(th)</sub>        | Gate Threshold Voltage               | -2.0 |       | -4.0 | V     | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =-250μA          |
| gfs .                      | Forward Transconductance             | 1.0  | _     | _    | s     | V <sub>DS</sub> =-50V, I <sub>D</sub> =-1.5A ④                     |
| 1                          | Drain-to-Source Leakage Current      | _    | _     | -100 |       | V <sub>DS</sub> =-200V, V <sub>GS</sub> =0V                        |
| loss                       | Diam-to-Source Leakage Corrent       | _    | _     | -500 | μΑ    | V <sub>DS</sub> =-160V, V <sub>GS</sub> =0V, T <sub>J</sub> =125°C |
|                            | Gate-to-Source Forward Leakage       | _    | _     | -100 | nΑ    | V <sub>GS</sub> =-20V                                              |
| lass                       | Gate-to-Source Reverse Leakage       | _    | _     | 100  | I IIA | V <sub>GS</sub> =20V                                               |
| Qg                         | Total Gate Charge                    |      | _     | 22   |       | I <sub>D</sub> =-4.0A                                              |
| Q <sub>gs</sub>            | Gate-to-Source Charge                | _    | _     | 12   | nC    | V <sub>DS</sub> =-160V                                             |
| Qgd                        | Gate-to-Drain ("Miller") Charge      | _    | _     | 10   |       | V <sub>GS</sub> =-10V See Fig. 6 and 12 €                          |
| t <sub>d(on)</sub>         | Turn-On Delay Time                   | _    | 15    | _    |       | V <sub>DD</sub> =-100V                                             |
| tr                         | Rise Time                            | -    | 25    | _    | ns    | I <sub>D</sub> =-1.5A                                              |
| t <sub>d(aff)</sub>        | Turn-Off Delay Time                  | _    | 20    | _    | 110   | $R_{G}$ =50 $\Omega$                                               |
| t <sub>f</sub>             | Fall Time                            | _    | 15    | _    |       | R <sub>0</sub> =67Ω See Figure 10 ⊕                                |
| LD                         | Internal Drain Inductance            | -    | 4.5   | _    | nH    | Between lead,<br>6 mm (0.25in.)                                    |
| Ls                         | Internal Source Inductance           | _    | 7.5   | _    | 1117  | from package and center of die contact                             |
| Ciss                       | Input Capacitance                    |      | 350   | 1    |       | V <sub>GS</sub> =0V                                                |
| Coss                       | Output Capacitance                   | _    | 100   | _    | pΕ    | V <sub>DS</sub> =-25V                                              |
| Crss                       | Reverse Transfer Capacitance         | _    | 30    | _    |       | f=1.0MHz See Figure 5                                              |

### Source-Drain Ratings and Characteristics

|                 | Parameter                               | Min.     | Typ.                                                                 | Max. | Units | Test Conditions                          |
|-----------------|-----------------------------------------|----------|----------------------------------------------------------------------|------|-------|------------------------------------------|
| ls              | Continuous Source Current (Body Diode)  | _        |                                                                      | -3.5 | А     | MOSFET symbol showing the                |
| I <sub>SM</sub> | Pulsed Source Current<br>(Body Diode) ① | _        | -                                                                    | -14  |       | integral reverse p-n junction diode.     |
| V <sub>SD</sub> | Diode Forward Voltage                   |          | _                                                                    | -7.0 | ٧     | TJ=25°C, Is=-3.5A, V <sub>GS</sub> =0V ⊕ |
| trr             | Reverse Recovery Time                   |          | 300                                                                  | 450  | ns    | Tu=25°C, Ip=-3.5A                        |
| Qm              | Reverse Recovery Charge                 |          | 1.9                                                                  | 2.9  | μC    | di/dt=100A/μs ④                          |
| ton             | Forward Turn-On Time                    | Intrinsi | Intrinsic turn-on time is neglecible (turn-on is dominated by Ls+Ln) |      |       |                                          |

#### Notes:

- Repetitive rating; pulse width limited by max, junction temperature (See Figure 11)
- ③ I<sub>SD</sub>≤-3.5A, di/dt≤95A/μs, V<sub>DD</sub>≤V<sub>(BR)DSS</sub>, T<sub>J</sub>≤150°C

② Not Applicable

ⓐ Pulse width ≤ 300  $\mu$ s; duty cycle ≤2%.

Document Number: 90113



Fig. 1 - Typical Output Characteristics



Fig. 2 — Typical Transfer Characteristics



Fig. 3 — Typical Saturation Characteristics



Fig. 4 - Maximum Safe Operating Area



Fig. 5 — Maximum Effective Transient Thermal Impedance, Junction-to-Case Vs. Pulse Duration



Fig. 6 — Typical Transconductance Vs.

Drain Current



Fig. 8 - Breakdown Voltage Vs. Temperature



Fig. 10 — Typical Capacitance Vs. Drain-to-Source Voltage



Fig. 7 — Typical Source-Drain Diode Forward Voltage



Fig. 9 — Normalized On-Resistance Vs. Temperature



Fig. 11 — Typical Gate Charge Vs. Gate-to-Source Voltage





Fig. 12 — Typical On-Resistance Vs. Drain Current



Fig. 14 — Power Vs. Temperature Denating Curve



Fig. 17a - Switching Time Test Circuit



Fig. 13 — Maximum Drain Current Vs. Case Temperature



Fig. 15 - Clamped Inductive Test Circuit



Fig. 16 — Clamped Inductive Waveforms



Fig. 17b - Switching Time Waveforms





Fig. 18a - Basic Gate Charge Waveform



Fig. 18b - Gate Charge Test Circuit

Appendix A: Figure 14, Peak Diode Recovery dv/dt Test Circuit - See page 1506

Appendix B: Package Outline Mechanical Drawing - See page 1507

Appendix C: Part Marking Information - See page 1515

Appendix D: Tape & Reel Information – See page 1519





Vishay

## **Notice**

The products described herein were acquired by Vishay Intertechnology, Inc., as part of its acquisition of International Rectifier's Power Control Systems (PCS) business, which closed in April 2007. Specifications of the products displayed herein are pending review by Vishay and are subject to the terms and conditions shown below.

Specifications of the products displayed herein are subject to change without notice. Vishay Intertechnology, Inc., or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies.

Information contained herein is intended to provide a product description only. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Vishay's terms and conditions of sale for such products, Vishay assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of Vishay products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Vishay for any damages resulting from such improper use or sale.

International Rectifier<sup>®</sup>, IR<sup>®</sup>, the IR logo, HEXFET<sup>®</sup>, HEXSense<sup>®</sup>, HEXDIP<sup>®</sup>, DOL<sup>®</sup>, INTERO<sup>®</sup>, and POWIRTRAIN<sup>®</sup> are registered trademarks of International Rectifier Corporation in the U.S. and other countries. All other product names noted herein may be trademarks of their respective owners.

Document Number: 99901 www.vishay.com
Revision: 12-Mar-07 1