## FEATURES

Dual channel
16-bit resolution: AD5547
14-bit resolution: AD5557
2- or 4-quadrant, 4 MHz BW multiplying DAC
$\pm 1$ LSB DNL
$\pm 1$ LSB INL
Operating supply voltage: 2.7 V to 5.5 V
Low noise: $12 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
Low power: $\mathrm{IDD}_{\mathrm{D}}=\mathbf{1 0} \mu \mathrm{A}$ max
$0.5 \mu \mathrm{~s}$ settling time
Built-in $\mathrm{R}_{\text {FB }}$ facilitates current-to-voltage conversion
Buitt-in 4-quadrant resistors allow 0 V to $-10 \mathrm{~V}, \mathbf{0} \mathrm{~V}$ to +10 V , or $\pm 10 \mathrm{~V}$ outputs
2 mA full-scale current $\pm \mathbf{2 0 \%}$, with $\mathrm{V}_{\text {REF }}=10 \mathrm{~V}$
Extended automotive operating temperature range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Selectable zero-scale/midscale power-on presets
Compact TSSOP-38 package

## APPLICATIONS

Automatic test equipment
Instrumentation
Digitally controlled calibration
Digital waveform generation

## GENERAL DESCRIPTION

The AD5547/AD5557 are dual precision, 16-/14-bit, multiplying, low power, current-output, parallel input, digital-to-analog converters. They are designed to operate from single +5 V supply with $\pm 10 \mathrm{~V}$ multiplying references for 4 -quadrant outputs with up to 4 MHz bandwidth.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.


Figure 2. 16-/14-Bit 4-Quadrant Multiplying DAC with Minimum of External Components (Only One Channel Shown)

Rev. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no

## AD5547/AD5557

## TABLE OF CONTENTS

Specifications

$\qquad$ .....  3
Absolute Maximum Ratings ..... 5
ESD Caution ..... 5
Pin Configurations and Function Descriptions ..... 6
Typical Performance Characteristics ..... 9
Circuit Operation ..... 12
D/A Converter Section ..... 12
Digital Section ..... 13
REVISION HISTORY
9/09—Rev. 0 to Rev. A
Changes to Features Section .....  1
Changes to Static Performance, Relative Accuracy, Grade: AD5547C Parameter, Table 1 ..... 3
Changes to Ordering Guide ..... 19
1/04—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{DD}}=2.7 \mathrm{~V}$ to 5.5 V, $\mathrm{I}_{\mathrm{OUT}}=$ Virtual $\mathrm{GND}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=-10 \mathrm{~V}$ to $+10 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1. Electrical Characteristics


## AD5547/AD5557

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY CHARACTERISTICS <br> Power Supply Range Positive Supply Current Power Dissipation Power Supply Sensitivity | $V_{\text {DD Range }}$ <br> $I_{D D}$ <br> $\mathrm{P}_{\text {DISS }}$ <br> $\mathrm{P}_{\mathrm{ss}}$ | Logic inputs $=0 \mathrm{~V}$ <br> Logic inputs $=0 \mathrm{~V}$ $\Delta V_{D D}= \pm 5 \%$ | 2.7 |  | $\begin{aligned} & 5.5 \\ & 10 \\ & 0.055 \\ & 0.003 \end{aligned}$ | V $\mu \mathrm{A}$ <br> mW <br> \%/\% |
| AC CHARACTERISTICS ${ }^{4}$ <br> Output Voltage Settling Time <br> Reference Multiplying BW DAC Glitch Impulse Multiplying Feedthrough Error Digital Feedthrough Total Harmonic Distortion Output Noise Density Analog Crosstalk | $\begin{aligned} & \mathrm{t}_{\mathrm{s}} \\ & \mathrm{BW} \\ & \mathrm{Q} \\ & \mathrm{~V}_{\text {OUT }} / N_{\text {REF }} \\ & \mathrm{Q}_{\mathrm{D}} \\ & \text { THD } \\ & \mathrm{e}_{\mathrm{N}} \\ & \mathrm{C}_{\mathrm{AT}} \end{aligned}$ | To $\pm 0.1 \%$ of full scale, data cycles from zero scale to full scale to zero scale <br> $V_{\text {REF }}=5 \mathrm{~V} p-\mathrm{p}$, data $=$ full scale <br> $\mathrm{V}_{\text {REF }}=0 \mathrm{~V}$, midscale to midscale - 1 <br> $\mathrm{V}_{\text {REF }}=100 \mathrm{mV} \mathrm{rms}, \mathrm{f}=10 \mathrm{kHz}$ <br> $\overline{\mathrm{WR}}=1$, LDAC toggles at 1 MHz <br> $\mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ p-p, data $=$ full scale, $\mathrm{f}=1 \mathrm{kHz}$ <br> $\mathrm{f}=1 \mathrm{kHz}, \mathrm{BW}=1 \mathrm{~Hz}$ <br> Signal input at Channel $A$ and measure the output at Channel B, $\mathrm{f}=1 \mathrm{kHz}$ |  | $\begin{aligned} & 0.5 \\ & 4 \\ & 7 \\ & -65 \\ & 7 \\ & -85 \\ & 12 \\ & -95 \end{aligned}$ |  | $\mu \mathrm{s}$ <br> MHz <br> nV -s <br> dB <br> nV -s <br> dB <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> dB |

[^0]

Figure 3. AD5547/AD5557 Timing Diagram

## AD5547/AD5557

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{DD}}$ to GND | $-0.3 \mathrm{~V},+8 \mathrm{~V}$ |
| $\mathrm{R}_{\mathrm{FB}}, \mathrm{R}_{\text {OFS }} \mathrm{R} 1, \mathrm{R}_{\mathrm{COM},}$ and VREF to GND | $-18 \mathrm{~V}, 18 \mathrm{~V}$ |
| Logic Inputs to GND | $-0.3 \mathrm{~V},+8 \mathrm{~V}$ |
| $\mathrm{~V}\left(\mathrm{I}_{\text {OUT }}\right)$ to GND | $-0.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Input Current to Any Pin except Supplies | $\pm 50 \mathrm{~mA}$ |
| Thermal Resistance $\left(\theta_{J A}\right)^{1}$ |  |
| Maximum Junction Temperature ( $\left.\mathrm{T}_{\mathrm{J}} \mathrm{MAX}\right)$ | $150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature | $215^{\circ} \mathrm{C}$ |
| $\quad$ Vapor Phase, 60 s | $220^{\circ} \mathrm{C}$ |
| $\quad$ Infrared, 15 s |  |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

[^1]
## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## AD5547/AD5557

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. AD5547 TSSOP-38 Pin Configuration


Figure 5. AD5557 TSSOP-38 Pin Configuration

Table 3. AD5547 Pin Function Descriptions

| Pin No. | Mnemonic | Function |
| :---: | :---: | :---: |
| $\begin{aligned} & 1,2,24- \\ & 28,30-38 \end{aligned}$ | D0-D15 | Digital Input Data Bits D0 to D15. Signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 3 | $\mathrm{R}_{\text {OFSA }}$ | Bipolar Offset Resistor A . Accepts up to $\pm 18 \mathrm{~V}$. In 2-quadrant mode, $\mathrm{R}_{\text {OFSA }}$ ties to $\mathrm{R}_{\text {FBA }}$. In 4-quadrant mode, $\mathrm{R}_{\text {OFSA }}$ ties to $R_{1 A}$ and the external reference. |
| 4 | $\mathrm{R}_{\text {FBA }}$ | Internal Matching Feedback Resistor A. Connects to the external op amp for I-V conversion. |
| 5 | $\mathrm{R}_{1 \text { A }}$ | 4-Quandrant Resistor. In 2-quadrant mode, $R_{1 A}$ shorts to the $V_{\text {REFA }}$ pin. In 4-quadrant mode, $R_{1 A}$ ties to $R_{\text {OFSA }}$. Do not connect when operating in unipolar mode. |
| 6 | $\mathrm{R}_{\text {COMA }}$ | Center Tap Point of the Two 4-Quadrant Resistors, $\mathrm{R}_{1 \mathrm{~A}}$ and $\mathrm{R}_{2 \mathrm{~A}}$. In 4-quadrant mode, $\mathrm{R}_{\text {COMA }}$ ties to the inverting node of the reference amplifier. In 2-quadrant mode, $\mathrm{R}_{\text {СомA }}$ shorts to the VREF pin. Do not connect if operating in unipolar mode. |
| 7 | $V_{\text {REFA }}$ | DAC A Reference Input in 2-Quadrant Mode, R2 Terminal in 4-Quadrant Mode. In 2-quadrant mode, $\mathrm{V}_{\text {REFA }}$ is the reference input with constant input resistance versus code. In 4 -quadrant mode, $\mathrm{V}_{\text {REFA }}$ is driven by the external reference amplifier. |
| 8 | $\mathrm{I}_{\text {OUTA }}$ | DAC A Current Output. Connects to the inverting terminal of external precision I-V op amp for voltage output. |
| 9 | AGNDA | DAC A Analog Ground. |
| 10 | DGND | Digital Ground. |
| 11 | AGNDB | DAC B Analog Ground. |
| 12 | $\mathrm{I}_{\text {OUTB }}$ | DAC B Current Output. Connects to inverting terminal of external precision I-V op amp for voltage output. |
| 13 | $V_{\text {REFB }}$ | DAC B Reference Input Pin. Establishes DAC full-scale voltage. Constant input resistance versus code. If configured with an external op amp for 4-quadrant multiplying, $\mathrm{V}_{\text {REFB }}$ becomes - $\mathrm{V}_{\text {REF }}$. |
| 14 | $\mathrm{R}_{\text {сомв }}$ | Center Tap Point of the Two 4-Quadrant Resistors, $\mathrm{R}_{1 \mathrm{~B}}$ and $\mathrm{R}_{2 \mathrm{~B}}$. In 4-quadrant mode, $\mathrm{R}_{\text {сомв }}$ ties to the inverting node of the reference amplifier. In 2-quadrant mode, $\mathrm{R}_{\text {Сомв }}$ shorts to the VREF pin. Do not connect if operating in unipolar mode. |
| 15 | $\mathrm{R}_{1 \text { B }}$ | 4-Quandrant Resistor. In 2-quadrant mode, $R_{1 B}$ shorts to the $V_{\text {REFB }}$ pin. In 4-quadrant mode, $R_{1 B}$ ties to $R_{\text {OFSB }}$. Do not connect if operating in unipolar mode. |
| 16 | $\mathrm{R}_{\text {FBB }}$ | Internal Matching Feedback Resistor B. Connects to external op amp for I-V conversion. |
| 17 | $\mathrm{R}_{\text {OFSB }}$ | Bipolar Offset Resistor B. Accepts up to $\pm 18 \mathrm{~V}$. In 2-quadrant mode, $\mathrm{R}_{\text {OFSB }}$ ties to $\mathrm{R}_{\text {FBB }}$. In 4-quadrant mode, $\mathrm{R}_{\text {OFSB }}$ ties to $\mathrm{R}_{1 B}$ and an external reference. |


| Pin No. | Mnemonic | Function |
| :---: | :---: | :---: |
| 18 | $\overline{\mathrm{WR}}$ | Write Control Digital Input In, Active Low. $\overline{\text { WR }}$ transfers shift register data to the DAC register on the rising edge. Signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 19 | A0 | Address Pin 0. Signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 20 | A1 | Address Pin 1. Signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 21 | LDAC | Digital Input Load DAC Control. Signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 22 | MSB | Power-On Reset State. MSB $=0$ corresponds to zero-scale reset; $M S B=1$ corresponds to midscale reset. The signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 23 | $\overline{\mathrm{RS}}$ | Active low resets both input and DAC registers. Resets to zero-scale if MSB $=0$, and to midscale if $M S B=1$. Signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 29 | VDD | Positive Power Supply Input. The specified range of operation is 2.7 V to 5.5 V . |

Table 4. AD5557 Pin Function Descriptions

| Pin No. | Mnemonic | Function |
| :---: | :---: | :---: |
| 1,2 | NC | No Connection. Do not connect anything other than dummy pads to these pins. |
| 3 | $\mathrm{R}_{\text {OFSA }}$ | Bipolar Offset Resistor A. Accepts up to $\pm 18 \mathrm{~V}$. In 2-quadrant mode, $\mathrm{R}_{\text {OFSA }}$ ties to $\mathrm{R}_{\text {FBA }}$. In 4-quadrant mode, $\mathrm{R}_{\text {OFSA }}$ ties to $\mathrm{R}_{1 \mathrm{~A}}$ and the external reference. |
| 4 | $\mathrm{R}_{\text {FBA }}$ | Internal Matching Feedback Resistor A. Connects to the external op amp for I-V conversion. |
| 5 | $\mathrm{R}_{1 \mathrm{~A}}$ | 4-Quandrant Resistor. In 2-quadrant mode, $R_{1 A}$ shorts to the $V_{\text {REFA }}$ pin. In 4-quadrant mode, $R_{1 A}$ ties to $R_{\text {OFSA }}$. Do not connect when operating in unipolar mode. |
| 6 | $\mathrm{R}_{\text {COMA }}$ | Center Tap Point of the Two 4-Quadrant Resistors, $\mathrm{R}_{1 \mathrm{~A}}$ and $\mathrm{R}_{2 \mathrm{~A}}$. In 4-quadrant mode, $\mathrm{R}_{\text {COMA }}$ ties to the inverting node of the reference amplifier. In 2-quadrant mode, $\mathrm{R}_{\text {COMA }}$ shorts to the VREF pin. Do not connect if operating in unipolar mode. |
| 7 | $V_{\text {REFA }}$ | DAC A Reference Input in 2-Quadrant Mode, R 2 Terminal in 4-Quadrant Mode. In 2-quadrant mode, $\mathrm{V}_{\text {REFA }}$ is the reference input with constant input resistance versus code. In 4 -quadrant mode, $\mathrm{V}_{\text {REFA }}$ is driven by the external reference amplifier. |
| 8 | $\mathrm{I}_{\text {Outa }}$ | DAC A Current Output. Connects to the inverting terminal of external precision I-V op amp for voltage output. |
| 9 | AGNDA | DAC A Analog Ground. |
| 10 | DGND | Digital Ground. |
| 11 | AGNDB | DAC B Analog Ground. |
| 12 | $\mathrm{I}_{\text {OUTB }}$ | DAC B Current Output. Connects to inverting terminal of external precision I-V op amp for voltage output. |
| 13 | $V_{\text {REFB }}$ | DAC B Reference Input Pin. Establishes DAC full-scale voltage. Constant input resistance versus code. If configured with an external op amp for 4-quadrant multiplying, $\mathrm{V}_{\text {REFB }}$ becomes $-\mathrm{V}_{\text {REF }}$. |
| 14 | $\mathrm{R}_{\text {сомв }}$ | Center Tap Point of the Two 4-Quadrant Resistors, $\mathrm{R}_{1 B}$ and $\mathrm{R}_{2 B}$. In 4-quadrant mode, $\mathrm{R}_{\text {CомB }}$ ties to the inverting node of the reference amplifier. In 2-quadrant mode, $R_{\text {ComB }}$ shorts to the VREF pin. Do not connect if operating in unipolar mode. |
| 15 | $\mathrm{R}_{1 \text { B }}$ | 4-Quandrant Resistor. In 2-quadrant mode, $R_{1 B}$ shorts to the $V_{\text {REFB }}$ pin. In 4-quadrant mode, $R_{1 B}$ ties to $R_{\text {OFSB }}$. Do not connect if operating in unipolar mode. |
| 16 | $\mathrm{R}_{\text {FBB }}$ | Internal Matching Feedback Resistor B. Connects to external op amp for I-V conversion. |
| 17 | $\mathrm{R}_{\text {ofs }}$ | Bipolar Offset Resistor B. Accepts up to $\pm 18 \mathrm{~V}$. In 2-quadrant mode, $\mathrm{R}_{\text {OFSB }}$ ties to $\mathrm{R}_{\text {FBB }}$. In 4 -quadrant mode, $\mathrm{R}_{\text {OFSB }}$ ties to $\mathrm{R}_{1 B}$ and an external reference. |
| 18 | $\overline{W R}$ | Write Control Digital Input In, Active Low. Transfers shift register data to the DAC register on the rising edge. Signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 19 | A0 | Address Pin 0 . Signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 20 | A1 | Address Pin 1. Signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 21 | LDAC | Digital Input Load DAC Control. Signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 22 | MSB | Power-On Reset State. MSB $=0$ corresponds to zero-scale reset; MSB $=1$ corresponds to midscale reset. The signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 23 | $\overline{\mathrm{RS}}$ | Active low resets both input and DAC registers. Resets to zero-scale if MSB $=0$, and to midscale if $M S B=1$. Signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| $\begin{aligned} & 24-28, \\ & 30-38 \end{aligned}$ | D13 to D0 | Digital Input Data Bits D13 to D0. Signal level must be $\leq \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$. |
| 29 | VDD | Positive Power Supply Input. The specified range of operation is 2.7 V to 5.5 V . |

## AD5547/AD5557

Table 5. Address Decoder Pins

| A1 | A0 | Output Update |
| :--- | :--- | :--- |
| 0 | 0 | DAC A |
| 0 | 1 | None |
| 1 | 0 | DAC A and B |
| 1 | 1 | DAC B |

Table 6. Control Inputs

| $\overline{\mathbf{R S}}$ | $\overline{\mathbf{W R}}$ | LDAC | Register Operation |
| :--- | :--- | :--- | :--- |
| 0 | X | X | Reset the output to 0 with MSB pin =0; reset the output to midscale with MSB pin $=1$. |
| 1 | 0 | 0 | Load the input register with data bits. |
| 1 | 1 | 1 | Load the DAC register with the contents of the input register. |
| 1 | 0 | 1 | The input and DAC registers are transparent. |
| 1 | $\square$ | $\square$ | When LDAC and $\overline{W R}$ are tied together and programmed as a pulse, the data bits are loaded into the input register on <br> the falling edge of the pulse, and are then loaded into the DAC register on the rising edge of the pulse. <br> 1 |
| 1 | 0 | No register operation. |  |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. AD5547 Integral Nonlinearity Error


Figure 7. AD5547 Differential Nonlinearity Error


Figure 8. AD5557 Integral Nonlinearity Error


Figure 9. AD5557 Differential Nonlinearity Error


Figure 10. Linearity Error vs. $V_{D D}$


Figure 11. Supply Current vs. Logic Input Voltage

## AD5547/AD5557



Figure 12. AD5547 Supply Current vs. Clock Frequency


Figure 13. Power Supply Rejection Ratio vs. Frequency


Figure 14. Settling Time from Full Scale to Zero Scale


Figure 15. AD5547 Midscale Transition and Digital Feedthrough


Figure 16. AD5547 Unipolar Reference Multiplying Bandwidth


Figure 17. AD5547 Bipolar Reference Multiplying Bandwidth (Codes from Midscale to Full Scale)


Figure 18. AD5547 Bipolar Reference Multiplying Bandwidth (Codes from Midscale to Zero Scale)

## AD5547/AD5557

## CIRCUIT OPERATION

## D/A CONVERTER SECTION

The AD5547/AD5557 are 16-/14-bit, multiplying, current output, parallel input DACs. The devices operate from a single 2.7 V to 5.5 V supply, and provide both unipolar ( 0 V to $-\mathrm{V}_{\text {REF }}$ or 0 V to $+\mathrm{V}_{\text {ref }}$ ), and bipolar ( $\pm \mathrm{V}_{\text {Ref }}$ ) output ranges from -18 V to +18 V references. In addition to the precision conversion $\mathrm{R}_{\mathrm{FB}}$ commonly found in current output DACs, there are three additional precision resistors for 4-quadrant bipolar applications.

The AD5547/AD5557 consist of two groups of precision R-2R ladders, which make up the $12 / 10$ LSBs, respectively. Furthermore, the 4 MSBs are decoded into 15 segments of resistor value 2R. Figure 19 shows the architecture of the 16 -bit AD5547. Each of the 16 segments and the R-2R ladder carries an equally weighted current of one-sixteenth of full scale. The feedback resistor $\mathrm{R}_{\mathrm{FB}}$ and 4-quadrant resistor Rofs have values of $10 \mathrm{k} \Omega$. Each 4 -quadrant resistor, R1 and R2, equals $5 \mathrm{k} \Omega$. In 4quadrant operation, R1, R2, and an external op amp work together to invert the reference voltage and apply it to the VREF input. With Rofs and $R_{F B}$ connected as shown in Figure 2, the output can swing from $-V_{\text {REF }}$ to $+V_{\text {REF }}$.

The reference voltage inputs exhibit a constant input resistance of $5 \mathrm{k} \Omega \pm 20 \%$. The impedance of Iour, the DAC output, is code dependent. External amplifier choice should take into account
the variation of the AD5547/AD5557 output impedance. The feedback resistance in parallel with the DAC ladder resistance dominates output voltage noise. To maintain good analog performance, it is recommended that the power supply is bypassed with a $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ ceramic or chip capacitor in parallel with a $1 \mu \mathrm{~F}$ tantalum capacitor. Also, to minimize gain error, PCB metal traces between $V_{\text {REF }}$ and $R_{F B}$ should match.

Every code change of the DAC corresponds to a step function; gain peaking at each output step may occur if the op amp has limited GBP and excessive parasitic capacitance present at the op amp's inverting node. A compensation capacitor, therefore, may be needed between the I-V op amp inverting and output nodes to smooth the step transition. Such a compensation capacitor should be found empirically, but a 20 pF capacitor is generally adequate for the compensation.

The $V_{D D}$ power is used primarily by the internal logic to drive the DAC switches. Note that the output precision degrades if the operating voltage falls below the specified voltage. Users should also avoid using switching regulators because device power supply rejection degrades at higher frequencies.


Figure 19. 16-Bit AD5547 Equivalent R-2R DAC Circuit with Digital Section, One Channel Shown

## DIGITAL SECTION

The AD5547/AD5557 have 16-/14-bit parallel inputs. The devices are double-buffered with 16-/14-bit registers. The dou-ble-buffered feature allows the simultaneous update of several AD5547/AD5557s. For the AD5547, the input register is loaded directly from a 16-bit controller bus when $\overline{\mathrm{WR}}$ is brought low. The DAC register is updated with data from the input register when LDAC is brought high. Updating the DAC register updates the DAC output with the new data (see Figure 19). To make both registers transparent, tie $\overline{\mathrm{WR}}$ low and LDAC high. The asynchronous $\overline{\mathrm{RS}}$ pin resets the part to zero scale if the MSB pin $=0$, and to midscale if the MSB pin $=1$.

## ESD Protection Circuits

All logic input pins contain back-biased ESD protection Zeners connected to ground (GND) and $V_{D D}$, as shown in Figure 20. As a result, the voltage level of the logic input should not be greater than the supply voltage.


Figure 20. Equivalent ESD Protection Circuits

## Amplifier Selection

In addition to offset voltage, the bias current is important in op amp selection for precision current output DACs. A 30 nA input bias current in the op amp contributes to 1 LSB in the AD5547's full-scale error. The OP1177 and AD8628 op amps are good candidates for the I-V conversion.

## Reference Selection

The initial accuracy and rated output of the voltage reference determine the full-span adjustment. The initial accuracy of the reference is usually a secondary concern because it can be trimmed. Figure 26 shows an example of a trimming circuit. The zero-scale error can also be minimized by standard op amp nulling techniques.

The voltage reference temperature coefficient and long-term drift are primary considerations. For example, a 5 V reference with a TC of $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ means the output changes by $25 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$. As a result, a reference operating at $55^{\circ} \mathrm{C}$ contributes an additional $750 \mu \mathrm{~V}$ full-scale error.

Similarly, the same 5 V reference with a $\pm 50 \mathrm{ppm}$ long-term drift means the output may change by $\pm 250 \mu \mathrm{~V}$ over time. Therefore, it is practical to calibrate a system periodically to maintain its optimum precision.

## PCB LAYOUT, POWER SUPPLY BYPASSING, AND GROUND CONNECTIONS

It is a good practice to employ a compact, minimum-lead length PCB layout design. The leads to the input should be as short as possible to minimize IR drop and stray inductance.

The PCB metal traces between $V_{\text {REF }}$ and $R_{F B}$ should also be matched to minimize gain error.

It is also essential to bypass the power supply with quality capacitors for optimum stability. Supply leads to the device should be bypassed with $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ disc or chip ceramic capacitors. Low ESR $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ tantalum or electrolytic capacitors should also be applied at the supply in parallel with the ceramic capacitor to minimize transient disturbance and filter out low frequency ripple.

To minimize the digital ground bounce, the AD5547/AD5557 DGND terminal should be joined with the AGND terminal at a single point. Figure 21 illustrates the basic supply-bypassing configuration and AGND/DGND connection for the AD5547/AD5557.


Figure 21. Power Supply Bypassing

## AD5547/AD5557

## APPLICATIONS

## UNIPOLAR MODE

2-Quadrant Multiplying Mode, $V_{\text {oUT }}=0$ V to $-V_{\text {REF }}$
The AD5547/AD5557 DAC architecture uses a current-steering $\mathrm{R}-2 \mathrm{R}$ ladder design that requires an external reference and op amp to convert the unipolar mode of output voltage to

$$
\begin{align*}
& V_{\text {OUT }}=-V_{\text {REF }} \times D / 65,536(A D 5547)  \tag{1}\\
& V_{\text {OUT }}=-V_{\text {REF }} \times D / 16,384(A D 5557) \tag{2}
\end{align*}
$$

where $D$ is the decimal equivalent of the input code.

In this case, the output voltage polarity is opposite the $V_{\text {REF }}$ polarity (see Figure 22). Table 7 shows the negative output versus code for the AD5547.
Table 7. AD5547 Unipolar Mode Negative Output vs. Code

| D in Binary | $\mathbf{V}_{\text {OUT }}(V)$ |
| :--- | :--- |
| 1111111111111111 | $-\mathrm{V}_{\text {REF }}(65,535 / 65,536)$ |
| 1000000000000000 | $-\mathrm{V}_{\text {REF }} / 2$ |
| 0000000000000001 | $-\mathrm{V}_{\text {REF }}(1 / 65,536)$ |
| 0000000000000000 | 0 |



Figure 22. Unipolar 2-Quadrant Multiplying Mode, $V_{\text {OUT }}=0$ to $-V_{\text {REF }}$

## 2-Quadrant Multiplying Mode, $\boldsymbol{V}_{\text {out }}=\mathbf{O} \mathbf{V}$ to $+V_{\text {REF }}$

The AD5547/AD5557 are designed to operate with either positive or negative reference voltages. As a result, a positive output can be achieved with an additional op amp, (see Figure 23); the output becomes

$$
\begin{align*}
& V_{\text {OUT }}=+V_{R E F} \times \mathrm{D} / 65,536(A D 5547)  \tag{3}\\
& V_{\text {OUT }}=+V_{R E F} \times \mathrm{D} / 16,384(A D 5557) \tag{4}
\end{align*}
$$

Table 8 shows the positive output versus code for the AD5547.
Table 8. AD5547 Unipolar Mode Positive Output vs. Code

| D in Binary | $\mathbf{V}_{\text {OUT }}(\mathbf{V})$ |
| :--- | :--- |
| 1111111111111111 | $+\mathrm{V}_{\text {REF }}(65,535 / 65,536)$ |
| 1000000000000000 | $+\mathrm{V}_{\text {REF }} / 2$ |
| 0000000000000001 | $+\mathrm{V}_{\text {REF }}(1 / 65,536)$ |
| 0000000000000000 | 0 |



Figure 23. Unipolar 2-Quadrant Multiplying Mode, $V_{\text {OUT }}=0$ to $+V_{\text {REF }}$

## AD5547/AD5557



Figure 24.4-Quadrant Multiplying Mode, $V_{\text {OUT }}=-V_{\text {REF }}$ to $+V_{\text {REF }}$

## BIPOLAR MODE

4-Quadrant Multiplying Mode, $V_{\text {OUT }}=-V_{\text {REF }}$ to $+V_{\text {REF }}$
The AD5547/AD5557 contain on-chip all the 4-quadrant resistors necessary for precision bipolar multiplying operation. Such a feature minimizes the number of exponent components to only a voltage reference, dual op amp, and compensation capacitor (see Figure 24). For example, with a +10 V reference, the circuit yields a precision, bipolar -10 V to +10 V output. Table 9 shows some of the results for the 16-bit AD5547.

$$
\begin{align*}
& V_{\text {OUT }}=(D / 32768-1) \times V_{\text {REF }}(A D 5547)  \tag{5}\\
& V_{\text {OUT }}=(D / 16384-1) \times V_{\text {REF }}(A D 5557) \tag{6}
\end{align*}
$$



Table 9. AD5547 Output vs. Code

| D in Binary | $\mathbf{V}_{\text {OUT }}$ |
| :--- | :--- |
| 1111111111111111 | $+\mathrm{V}_{\text {REF }}(32,767 / 32,768)$ |
| 1000000000000001 | $+\mathrm{V}_{\text {REF }}(1 / 32,768)$ |
| 1000000000000000 | 0 |
| 0111111111111111 | $-\mathrm{V}_{\text {REF }}(1 / 32,768)$ |
| 0000000000000000 | $-\mathrm{V}_{\text {REF }}$ |

## AC Reference Signal Attenuator

Besides handling the digital waveform decoded from the parallel input data, the AD5547/AD5557 can also handle low frequency ac reference signals for signal attenuation, channel equalization, and waveform generation applications. The maximum signal range can be up to $\pm 18 \mathrm{~V}$ (see Figure 25).

## System Calibration

The initial accuracy of the system can be adjusted by trimming the voltage reference ADR0x with a digital potentiometer (see Figure 26). The AD5170 provides a one-time programmable (OTP), 8 -bit adjustment that is ideal and reliable for such calibration. ADI's OTP digital potentiometer comes with programmable software that simplifies factory calibration.


Figure 25. Signal Attenuator with AC Reference


Figure 26. Full-Span Calibration

## AD5547/AD5557

Table 10 lists the latest DACS available from Analog Devices.
Table 10. ADI Current Output DACs

| Model | Bits | Outputs | Interface | Package | Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
| AD5425 | 8 | 1 | SPI, 8-Bit Load | MSOP-10 | Fast 8-bit load; see also AD5426. |
| AD5426 | 8 | 1 | SPI | MSOP-10 | See also AD5425 fast load. |
| AD5450 | 8 | 1 | SPI | SOT23-8 | See also AD5425 fast load. |
| AD5424 | 8 | 1 | Parallel | TSSOP-16 |  |
| AD5429 | 8 | 2 | SPI | TSSOP-16 |  |
| AD5428 | 8 | 2 | Parallel | TSSOP-20 |  |
| AD5432 | 10 | 1 | SPI | MSOP-10 |  |
| AD5451 | 10 | 1 | SPI | SOT23-8 |  |
| AD5433 | 10 | 1 | Parallel | TSSOP-20 |  |
| AD5439 | 10 | 2 | SPI | TSSOP-16 |  |
| AD5440 | 10 | 2 | Parallel | TSSOP-24 |  |
| AD5443 | 12 | 1 | SPI | MSOP-10 | See also AD5452 and AD5444. |
| AD5452 | 12 | 1 | SPI | SOT23-8 | Higher accuracy version of AD5443; see also AD5444. |
| AD5445 | 12 | 1 | Parallel | TSSOP-20 |  |
| AD5444 | 12 | 1 | SPI | MSOP-10 | Higher accuracy version of AD5443; see also AD5452. |
| AD5449 | 12 | 2 | SPI | TSSOP-16 |  |
| AD5415 | 12 | 2 | SPI | TSSOP-24 | Uncommitted resistors. |
| AD5447 | 12 | 2 | Parallel | TSSOP-24 |  |
| AD5405 | 12 | 2 | Parallel | LFCSP-40 | Uncommitted resistors. |
| AD5453 | 14 | 1 | SPI | SOT23-8 |  |
| AD5553 | 14 | 1 | SPI | MSOP-8 |  |
| AD5556 | 14 | 1 | Parallel | TSSOP-28 |  |
| AD5446 | 14 | 1 | SPI | MSOP-10 | MSOP version of AD5453; compatible with AD5443, AD5432, and AD5426. |
| AD5555 | 14 | 2 | SPI | TSSOP-16 |  |
| AD5557 | 14 | 2 | Parallel | TSSOP-38 |  |
| AD5543 | 16 | 1 | SPI | MSOP-8 |  |
| AD5546 | 16 | 1 | Parallel | TSSOP-28 |  |
| AD5545 | 16 | 2 | SPI | TSSOP-16 |  |
| AD5547 | 16 | 2 | Parallel | TSSOP-38 |  |

## OUTLINE DIMENSIONS



Figure 27. 38-Lead Thin Shrink Small Outline Package [TSSOP]
(RU-38)
Dimension s shown in millimeters

## ORDERING GUIDE

| Model | Resolution (Bits) | $\begin{aligned} & \text { DNL } \\ & \text { (LSB) } \end{aligned}$ | $\begin{aligned} & \text { INL } \\ & \text { (LSB) } \end{aligned}$ | Temperature Range | Package Description | Package Option | Ordering Quantity |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD5547BRU | 16 | $\pm 1$ | $\pm 2$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-38 | 50 |
| AD5547BRU-REEL7 | 16 | $\pm 1$ | $\pm 2$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-38 | 1,000 |
| AD5547BRUZ ${ }^{1}$ | 16 | $\pm 1$ | $\pm 2$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-38 | 50 |
| AD5547BRUZ-REEL71 ${ }^{1}$ | 16 | $\pm 1$ | $\pm 2$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-38 | 1,000 |
| AD5547CRUZ ${ }^{1}$ | 16 | $\pm 1$ | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-38 | 50 |
| AD5547CRUZ-REEL71 ${ }^{1}$ | 16 | $\pm 1$ | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-38 | 1,000 |
| AD5557CRU | 14 | $\pm 1$ | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-38 | 50 |
| AD5557CRU-REEL7 | 14 | $\pm 1$ | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-38 | 1,000 |
| AD5557CRUZ ${ }^{1}$ | 14 | $\pm 1$ | $\pm 1$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Thin Shrink Small Outline Package (TSSOP) | RU-38 | 50 |

${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

## AD5547/AD5557

## NOTES


[^0]:    ${ }^{1}$ All static performance tests (except $\mathrm{I}_{\text {OUT }}$ ) are performed in a closed-loop system using an external precision OP97 I-V converter amplifier. The device $\mathrm{R}_{\mathrm{FB}}$ terminal is tied to the amplifier output. The OP97's $+I N$ pin is grounded, and the DAC's $\mathrm{I}_{\text {Out }}$ is tied to the OP97's -IN pin. Typical values represent average readings measured at $25^{\circ} \mathrm{C}$.
    ${ }^{2}$ Guaranteed by design; not subject to production testing.
    ${ }^{3}$ All input control signals are specified with $t_{R}=t_{f}=2.5 \mathrm{~ns}(10 \%$ to $90 \%$ of 3 V ), and are timed from a voltage level of 1.5 V .
    ${ }^{4}$ All ac characteristic tests are performed in a closed-loop system using an AD841 I-V converter amplifier

[^1]:    ${ }^{1}$ Package power dissipation $=\left(\mathrm{T}_{\mathrm{JMAX}}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}}$.

