

# LMV951 1V, 2.7 MHz, Rail-to-Rail Input and Output Amplifier with **Shutdown Option**

## **General Description**

The LMV951 amplifier is capable of operating at supply voltages from 0.9V to 3V with guaranteed specs at 1V and 1.8V single supply.

The input common mode range extends to both power supply rails without the offset glitch and input bias current phase reversal inherent to most rail to rail input amplifiers.

Contrary to a conventional rail to rail output amplifier the LMV951 has a buffered output stage providing an open loop gain which is relatively unaffected by resistive output loading. At 1V supply voltage, the LMV951 is able to source and sink in excess of 35 mA and offers a gain bandwidth product of 2.7 MHz.

In shutdown mode the LMV951 consumes less than 50 nA of supply current.

## **Features**

(Typical 1.0V supply, unless otherwise noted)

- Guaranteed 1V single supply operation
- -Wide bandwidth
- No VOS glitch over the input CMVR -
- No input I<sub>BIAS</sub> current reversal over V<sub>CM</sub> range
- Buffered output stage
- . High output drive capability
- Output short circuit -

#### Sink current 35 mA

- 45 mA Source current
- Rail-to-rail buffered output
  - 32 mV from either rail - @ 600 $\Omega$  load 12 mV from either rail
- @ 2 kΩ load Temperature range -40°C to 125°C

# Applications

- Battery operated systems
- Battery monitoring
- Supply current monitoring



## **Open Loop Gain and Phase**



## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| ESD Tolerance (Note 2)       |                 |
|------------------------------|-----------------|
| Human Body Model             | 2000V           |
| Machine Model                | 200V            |
| Supply Voltage (V+ – V-)     | 3.1V            |
| V <sub>IN</sub> Differential | ±0.3V           |
| Voltage at Input/Output Pin  | V+ +0.3V, V0.3V |

1V Electrical Characteristics (Note 4)

| Current at Input Pin            | ±10 mA |
|---------------------------------|--------|
| Junction Temperature (Note 3)   | +150°C |
| Mounting Temperature            |        |
| Infrared or Convection (20 sec) | 235°C  |

## Operating Ratings (Note 1)

| Temperature Range (Note 3)                    | -40°C to +125°C |
|-----------------------------------------------|-----------------|
| Supply Voltage                                | 0.9V to 3V      |
| Thermal Resistance ( $\theta_{JA}$ ) (Note 3) | 170°C/W         |

Unless otherwise specified, all limits guaranteed for at  $T_A = 25^{\circ}C$ ,  $V^+ = 1$ ,  $V^- = 0V$ ,  $V_{CM} = 0.5V$ , Shutdown = 0V, and  $R_L = 1 M\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol                                     | Parameter                                | Conditions                                                                      | Min<br>(Note 5)                                | Typ<br>(Note 6) | Max<br>(Note 5)   | Units   |    |
|--------------------------------------------|------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------|-----------------|-------------------|---------|----|
| V <sub>os</sub>                            | Input Offset Voltage                     |                                                                                 |                                                | 1.5             | 2.8<br><b>3.0</b> | mV      |    |
| TC V <sub>OS</sub>                         | Input Offset Average Drift               |                                                                                 |                                                | 0.15            |                   | µV/°C   |    |
| I <sub>B</sub>                             | Input Bias Current                       |                                                                                 |                                                | 32              | 80<br><b>85</b>   | nA      |    |
| l <sub>os</sub>                            | Input Offset Current                     |                                                                                 |                                                | 0.2             |                   | nA      |    |
| CMRR                                       | Common Mode Rejection Ratio              | $0V \le V_{CM} \le 1V$                                                          | 67<br><b>55</b>                                | 77              |                   | ٩D      |    |
|                                            |                                          | $0.1V \le V_{CM} \le 1V$                                                        | 76<br><b>73</b>                                | 85              |                   | dB      |    |
| PSRR                                       | Power Supply Rejection Ratio             | $1V \le V^+ \le 1.8V, V_{CM} = 0.5V$                                            | 70<br><b>67</b>                                | 92              |                   | ٩D      |    |
|                                            |                                          | $1V \le V^+ \le 3V, V_{CM} = 0.5V$                                              | 68<br><b>65</b>                                | 85              |                   | dB      |    |
| V <sub>CM</sub>                            | Input Common-Mode Voltage                | CMRR ≥ 67 dB                                                                    | 0                                              |                 | 1.2               |         |    |
|                                            | Range                                    | CMRR ≥ 55 dB 0                                                                  |                                                | 1.2             | V                 |         |    |
| A <sub>V</sub> Large Signal Volta          | Large Signal Voltage Gain                | $V_{OUT} = 0.1V$ to 0.9V<br>R <sub>L</sub> = 600 $\Omega$ to 0.5V               | 90<br><b>85</b>                                | 106             |                   | – dB    |    |
|                                            |                                          | $V_{OUT} = 0.1V \text{ to } 0.9V$<br>$R_L = 2 \text{ k}\Omega \text{ to } 0.5V$ | 90<br><b>86</b>                                | 112             |                   |         |    |
| V <sub>OUT</sub> Output Voltage Swing High | $R_{L} = 600\Omega$ to 0.5V              | 50<br><b>62</b>                                                                 | 25                                             |                 |                   |         |    |
|                                            |                                          | $R_L = 2 \text{ k}\Omega \text{ to } 0.5 \text{V}$                              | 25<br><b>36</b>                                | 12              |                   | mV fron |    |
|                                            | Output Voltage Swing Low R <sub>L</sub>  | $R_L = 600\Omega$ to 0.5V                                                       | 70<br><b>85</b>                                | 32              |                   | rail    |    |
|                                            |                                          | $R_L = 2 k\Omega$ to 0.5V                                                       | 35<br><b>40</b>                                | 10              |                   |         |    |
| I <sub>OUT</sub>                           | Output Short Circuit Current<br>(Note 7) | Sourcing<br>$V_O = 0V, V_{IN(DIFF)} = \pm 0.2V$                                 | 20<br>15                                       | 45              |                   |         |    |
|                                            |                                          |                                                                                 | Sinking<br>$V_O = 1V, V_{IN(DIFF)} = \pm 0.2V$ | 20<br><b>13</b> | 35                |         | mA |
| I <sub>S</sub>                             | Supply Current                           | Active Mode V <sub>SD</sub> <0.4V                                               |                                                | 370             | 480<br><b>520</b> |         |    |
|                                            |                                          | Shutdown Mode V <sub>SD</sub> >0.6V                                             |                                                | 0.01            | 1.0<br><b>3.0</b> | μA      |    |
| SR                                         | Slew Rate                                | (Note 8)                                                                        |                                                | 1.4             |                   | V/µs    |    |

| Symbol          | Parameter                      | Conditions                          | Min<br>(Note 5) | <b>Typ</b><br>(Note 6) | Max<br>(Note 5) | Units  |
|-----------------|--------------------------------|-------------------------------------|-----------------|------------------------|-----------------|--------|
| GBWP            | Gain Bandwidth Product         |                                     |                 | 2.7                    |                 | MHz    |
| e <sub>n</sub>  | Input - Referred Voltage Noise | f = 1 kHz                           |                 | 25                     |                 | nV/√Hz |
| i <sub>n</sub>  | Input-Referred Current Noise   | f = 1 kHz                           |                 | 0.2                    |                 | pA/√Hz |
| THD             | Total Harmonic Distortion      | f = 1 kHz, $A_V$ = 1, $R_L$ = 1 kΩ  |                 | 0.02                   |                 | %      |
| I <sub>SD</sub> | Shutdown Pin Current           | Active Mode, V <sub>SD</sub> = 0V   |                 | .001                   | 1               |        |
|                 |                                | Shutdown Mode, V <sub>SD</sub> = 1V |                 | .001                   | 1               | μA     |
| V <sub>SD</sub> | Shutdown Pin Voltage Range     | Active Mode                         | 0               |                        | 0.4             | v      |
|                 |                                | Shutdown Mode                       | 0.65            |                        | 1               | v      |

# 1.8V Electrical Characteristics (Note 4)

Unless otherwise specified, all limits guaranteed for at  $T_A = 25^{\circ}C$ , V<sup>+</sup> = 1.8V, V<sup>-</sup> = 0V, V<sub>CM</sub> = 0.9V, Shutdown = 0V, and R<sub>L</sub> = 1 M $\Omega$ . **Boldface** limits apply at the temperature extremes.

| Symbol                                   | Parameter                                | Conditions                                                                                     | Min<br>(Note 5)  | Typ<br>(Note 6) | Max<br>(Note 5)   | Units   |
|------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------|------------------|-----------------|-------------------|---------|
| V <sub>OS</sub>                          | Input Offset Voltage                     |                                                                                                |                  | 1.5             | 2.8<br><b>3.0</b> | mV      |
| TC V <sub>OS</sub>                       | Input Offset Average Drift               |                                                                                                |                  | 0.15            |                   | µV/°C   |
| I <sub>B</sub>                           | Input Bias Current                       |                                                                                                |                  | 36              | 80<br><b>85</b>   | nA      |
| I <sub>os</sub>                          | Input Offset Current                     |                                                                                                |                  | 0.2             |                   | nA      |
| CMRR                                     | Common Mode Rejection Ratio              | $0V \le V_{CM} \le 1.8V$                                                                       | 82<br><b>80</b>  | 93              |                   | dB      |
| PSRR                                     | Power Supply Rejection Ratio             | $1V \le V^+ \le 1.8V, V_{CM} = 0.5V$                                                           | 70<br>67         | 92              |                   | dB      |
|                                          |                                          | $1V \le V^+ \le 3V, V_{CM} = 0.5V$                                                             | 68<br><b>65</b>  | 85              |                   |         |
| V <sub>CM</sub>                          | Input Common-Mode Voltage                | CMRR ≥ 82 dB                                                                                   | -0.2             |                 | 2                 |         |
|                                          | Range                                    | CMRR ≥ 80 dB                                                                                   | -0.2             |                 | 2                 | - V     |
| A <sub>V</sub> Large Signal Voltage Gain | A <sub>V</sub>                           | $V_{OUT} = 0.2 \text{ to } 1.6\text{V}$<br>$R_{L} = 600\Omega \text{ to } 0.9\text{V}$         | 86<br><b>83</b>  | 110             |                   |         |
|                                          |                                          | $V_{OUT} = 0.2 \text{ to } 1.6 \text{V}$<br>$R_L = 2 \text{ k}\Omega \text{ to } 0.9 \text{V}$ | 86<br><b>83</b>  | 116             |                   | dB      |
| V <sub>OUT</sub>                         | Output Voltage Swing High                | $R_L = 600\Omega$ to 0.9V                                                                      | 50<br><b>60</b>  | 33              |                   |         |
|                                          |                                          | $R_L = 2 k\Omega$ to 0.9V                                                                      | 25<br><b>34</b>  | 13              |                   | mV from |
|                                          | Output Voltage Swing Low                 | $R_L = 600\Omega$ to 0.9V                                                                      | 80<br><b>105</b> | 54              |                   | rail    |
|                                          |                                          | $R_L = 2 k\Omega$ to 0.9V                                                                      | 35<br>44         | 17              |                   |         |
| I <sub>OUT</sub>                         | Output Short Circuit Current<br>(Note 7) | Sourcing<br>$V_O = 0V, V_{IN(DIFF)} = \pm 0.2V$                                                | 50<br><b>35</b>  | 85              |                   | - mA    |
|                                          |                                          | Sinking<br>$V_O = 1.8V, V_{IN(DIFF)} = \pm 0.2V$                                               | 45<br><b>25</b>  | 80              |                   |         |
| I <sub>S</sub>                           | Supply Current                           | Active Mode V <sub>SD</sub> <0.5V                                                              |                  | 570             | 780<br><b>880</b> |         |
|                                          |                                          | Shutdown Mode V <sub>SD</sub> >1.3V                                                            |                  | 0.3             | 2.2<br>10         | - μΑ    |
| SR                                       | Slew Rate                                | (Note 8)                                                                                       |                  | 1.4             |                   | V/µs    |
| GBWP                                     | Gain Bandwidth Product                   |                                                                                                |                  | 2.8             |                   | MHz     |

| Symbol          | Parameter                      | Conditions                                            | Min      | Тур      | Max      | Units  |
|-----------------|--------------------------------|-------------------------------------------------------|----------|----------|----------|--------|
|                 |                                |                                                       | (Note 5) | (Note 6) | (Note 5) |        |
| e <sub>n</sub>  | Input - Referred Voltage Noise | f = 1 kHz                                             |          | 25       |          | nV/√Hz |
| i <sub>n</sub>  | Input-Referred Current Noise   | f = 1 kHz                                             |          | 0.2      |          | pA/√Hz |
| THD             | Total Harmonic Distortion      | $f = 1 \text{ kHz}, A_V = 1, R_L = 1 \text{ k}\Omega$ |          | 0.02     |          | %      |
| I <sub>SD</sub> | Shutdown Pin Current           | Active Mode, V <sub>SD</sub> = 0V                     |          | .001     | 1        |        |
|                 |                                | Shutdown Mode, V <sub>SD</sub> = 1.8V                 |          | .001     | 1        | μA     |
| V <sub>SD</sub> | Shutdown Pin Voltage Range     | Active Mode                                           | 0        |          | 0.5      | V      |
|                 |                                | Shutdown Mode                                         | 1.45     |          | 1.8      | v      |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. Note 2: Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

Note 3: The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = T_{J(MAX)} - T_A / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

Note 4: Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions is very limited self-heating of the device.

Note 5: All limits are guaranteed by testing or statistical analysis.

Note 6: Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.

Note 7: The short circuit test is a momentary test, the short circuit duration is 1.5 ms

Note 8: Number specified is the average of the positive and negative slew rates.

## **Connection Diagram**



## **Ordering Information**

| Package      | Part Number | Package Marking | Transport Media        | NSC Drawing |
|--------------|-------------|-----------------|------------------------|-------------|
| 6-Pin SOT23  | LMV951MK    | AS3A            | 1k Units Tape and Reel | MK06A       |
| 0-PIII 50123 | LMV951MKX   | ASSA            | 3k Units Tape and Reel | IVINUOA     |



## **Typical Performance Characteristics**

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}C$ ,  $V_{+} = 1V$ ,  $V_{-} = 0V$ ,  $V_{CM} = V_{+}/2 = V_{O}$ . Boldface limits apply at the temperature extremes.







Supply Current vs. Shutdown Voltage



Supply Current vs. Supply Voltage in Shutdown Mode



Supply Current vs. Shutdown Voltage



 $V_{OS}$  vs.  $V_{CM}$ 





2

2.5

0.8

Ť

25°C

2.5

3

20123153

1

20123151

3



Sourcing Current vs. Output Voltage



20123116





20123118

Sinking Current vs Supply Voltage



Sinking Current vs. Output Voltage



Sinking Current vs. Output Voltage





#### Positive Output Swing vs. Supply Voltage



Positive Output Swing vs. Supply Voltage



Sinking Current vs. Output Voltage



Negative Output Swing vs. Supply Voltage



Negative Output Swing vs. Supply Voltage



















Open Loop Gain and Phase with Resistive Load



**Open Loop Gain and Phase with Resistive Load** 





Small Signal Transient Response, A<sub>V</sub> = +1



20123134

Small Signal Transient Response, A<sub>v</sub> = +1





Large Signal Transient Response,  $A_V = +1$ 



20123135

Large Signal Transient Response, A<sub>v</sub> = +1





Phase Margin vs. Capacitive Load (stability)



20123140







Input Referenced Voltage Noise vs. Frequency

3' 1.8V

100k

1M

20123141

10k

FREQUENCY (Hz)

PSRR

1k

60

40

20

0









**Closed Loop Output Impedance vs. Frequency** 



## **Application Information**

# CIRCUIT DESCRIPTION AND ADVANTAGE OF THE LMV951

The LMV951 utilizes an internal voltage generator which allows for rail to rail input and output operation from 1 to 3V supplies. An internal switching frequency between 10 MHz and 15 MHz is used for generating the internal voltages.

The bipolar input stage provides rail to rail input operation with no input bias current phase reversal and a constant input offset voltage over the entire input common mode range.

The CMOS output stage provides a gain that is virtually independent of resistive loads and an output drive current in excess of 35 mA at 1V. A further benefit of the output stage is that the LMV951 is stable in positive unity gain at capacitive loads in excess of 1000 pF.

#### **Battery Operated Systems**

The maximum operating voltage is 3V and the operating characteristics are guaranteed down to 1V which makes the LMV951 an excellent choice for battery operated systems using one or two NiCd or NiMH cells. The LMV951 is also functional at 0.9V making it an appropriate choice for a single cell alkaline battery.

#### Shutdown Capability

While in shutdown mode, the LMV951 typically consumes less than 50 nA of supply current making it ideal for power conscious applications. Full functionality is restored within 3  $\mu$ s of enable.

#### Small Size

The small footprint of the LMV951 package is ideal for high density board systems. By using the small 6-Pin SOT23 package, the amplifier can be placed closer to the signal source, reducing noise pickup and increasing signal integrity.

#### **Power Supply Bypassing**

As in any high performance IC, proper power supply bypassing is necessary for optimizing the performance of the LMV951. The internal voltage generator needs proper bypassing for optimum operation. A surface mount ceramic .01  $\mu$ F capacitor must be located as close as possible to the V+ and V- pins (pins 2 and 6). This capacitor needs to have low ESR and a self resonant frequency above 15 MHz. A small tantalum or electrolytic capacitor with a value between 1  $\mu$ F and 10  $\mu$ F also needs to be located close to the LMV951.

## DRIVING CAPACITIVE LOAD

The unity gain follower is the most sensitive op amp configuration to capacitive loading; the LMV951 can drive up to 10,000 pF in this configuration without oscillation. If the application requires a phase margin greater than those shown in the datasheet graphs, a snubber network is recommended. The snubber offers the advantage of reducing the output signal ringing while maintaining the output swing which ensures a wider dynamic range; this is especially important at lower supply voltages.



#### FIGURE 1. Snubber Network to Improve Phase Margin

The chart below gives recommended values for some common values of large capacitors. For these values  $R_L = 2 k\Omega$ ;

| CL      | R <sub>s</sub> | Cs      |
|---------|----------------|---------|
| 500 pF  | 330Ω           | 6800 pF |
| 680 pF  | 270Ω           | 8200 pF |
| 1000 pF | 220Ω           | .015 µF |



FIGURE 2. 1000 pF and no Snubber



FIGURE 3. 1000 pF with Snubber

### BRIDGE CONFIGURATION AMPLIFIER

Some applications may benefit from doubling the voltage across the load. With V<sup>+</sup> = 1V a bridge configuration can provide a 2 V<sub>PP</sub> output to the load with a resistance as low as 300 $\Omega$ . The output stage of the LMV951 enables it to drive a load of 120 $\Omega$  and still swing at least 70% of the supply rails.

The bridge configuration shown in *Figure 4* enables the amplifier to maintain a low dropout voltage thus maximizing its dynamic range. It has been configured in a gain of 1 and uses the fewest number of parts.

Resistor values have been selected to keep the current consumption to a minimum and voltage errors due to bias currents negligible. Using the selected resistor values makes this circuit quite practical in a battery operated design.  $R_1$ ,  $R_2$  and  $R_5$ ,  $R_6$  set up a virtual ground that is half of V<sup>+</sup>. Note that the accuracy of the resistor values will establish how well the two virtual grounds match. Any errors in the virtual grounds will show as current across  $R_L$  when there is no input signal.

AC coupling the input signal sets the DC bias point of this signal to the virtual ground of the circuit. Using the large resistor values with a 1  $\mu$ F capacitor (C<sub>1</sub>) sets the frequency rolloff of this circuit below 10 Hz.



FIGURE 4. Bridge Amplifier

- $C_2$  and  $C_3$  are .01  $\mu$ F ceramic capacitors that must be located as close as possible to pin 6, the V<sup>+</sup> pin. As covered in the power supply bypassing section these capacitors must have low ESR and a self resonant frequency above 15 MHz.
- C<sub>4</sub> is a 1 μF tantalum or electrolytic capacitor that should also be located close to the supply pin.
- To use the shutdown feature tie pin 5 of the two parts together and connect through a 470 k $\Omega$  resistor to V<sup>+</sup>. Add a switch between pin 5 and ground. Closing the switch keeps the parts in the active mode, opening the switch sets the parts in the shutdown mode without adding any additional current to V<sup>+</sup>.

#### VIRTUAL GROUND CIRCUIT

The front page of this data sheet shows the LMV951 being used in a system establishing a virtual ground. Having a buffered output stage gives this part the ability to handle load currents higher than 35 mA at 1V.

 $R_3$  and  $R_4$  are used to set the voltage of the virtual ground. To maintain low noise the values should be between 1 k $\Omega$  and 10 k $\Omega.$   $C_1$  and  $C_2$  provide the recommended bypassing for the LMV951. These caps must be placed as close as possible to pins 2 and 6.

## TWO WIRE LINE TRANSMISSION

The robust output stage of the LMV951 makes it an excellent choice for driving long cables. The circuit shown below in *Figure 5* can drive a long cable using only two wires; power and ground.

When many sensors are located remotely from the control area the wiring becomes a significant expense. Using only two wires helps minimize the wiring expense in a large project such as an industrial plant. *Figure 6* shows a 25 kHz signal after passing though 1000 ft. of twisted pair cable. *Figure 7* shows a 200 kHz signal after passing through 50 ft. of twisted pair cable.



FIGURE 5. Two Wire Line Driver



FIGURE 6. 25 kHz Through 1000 ft.



FIGURE 7. 200 kHz Through 50 ft.

The power supply of 3V is recommended to power this system. A1 and A2 are set up as unity gain buffers. It is easy to configure A1 with the required gain if a gain of greater than one is required. C<sub>1</sub> along with R<sub>1</sub> and R<sub>2</sub> are used to ensure

the correct DC operating point at the input of A1. C<sub>4</sub> along with R<sub>5</sub> and R<sub>6</sub> are used to setup the correct DC operating point for A2. C<sub>1</sub>, C<sub>3</sub>, and C<sub>4</sub> have been selected to give about a 20% droop with a 1 kHz square wave input.



# Notes

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560