these I<sup>2</sup>C switches.

## 

## **1-to-8 I<sup>2</sup>C Bus Switches/Multiplexers with Bus Lock-Up Detection, Isolation, and Notification**

## **General Description**

The MAX7356/MAX7357/MAX7358 8-channel I<sup>2</sup>C

switches/multiplexers expand the main I<sup>2</sup>C bus to any combination of 8 extended I<sup>2</sup>C buses. They enable a

master on the main bus to isolate and communicate with devices or groups of devices that may otherwise

have slave address conflicts. Any extended bus can be

connected or disconnected by control packets from the

main I<sup>2</sup>C bus writing to the main control register of

The MAX7357 and MAX7358 feature an enhanced

mode that includes a built-in timer used to monitor all

extended buses for lock-up conditions. If the clock or

data line of any of these buses is low for more than

25ms (typ), a lock condition is detected. An optional

interrupt can be generated through the bidirectional RST/INT. The master can read the bus lock-up register

to find out which extended bus is locked up. The mas-

ter can also enable the MAX7357 or the MAX7358 to

send a "flush-out" sequence on the faulty channel.

There is an optional preconnection check that

can be enabled to toggle the extended bus clock and

data line low then high to ensure the downstream bus is

bus can transmit and receive signals; however, only the master connected to the host side of the MAX7356/

The MAX7356/MAX7357/MAX7358 are available in 24-pin TSSOP and TQFN packages and are specified over the

MAX7357/MAX7358 should address the device.

extended -40°C to +85°C temperature range.

Control and Automation Devices

not locked high prior to connecting it to the host bus. The MAX7356/MAX7357/MAX7358 are transparent to signals sent and received at each channel, allowing multiple masters. Any device connected to an I<sup>2</sup>C

## **Features**

- Bus Lock-Up Detection and Isolation (MAX7357, MAX7358)
- Host Notification on Detection of Lock-Up (MAX7357, MAX7358)
- Maintain Fault Diagnostic Information (MAX7357, MAX7358)
- Dual-Function RST/INT Provides Lock-Up Notification and Hardware Reset (MAX7357, MAX7358)
- ◆ RST Input Resets I<sup>2</sup>C Interface (MAX7358)
- ♦ 3 Address Control Inputs
- Low R<sub>ON</sub> Switches
- Logic-Level Translation
- Low 0.1µA (typ) Standby Current
- Support Hot Insertion
- ♦ 100kbps Standard-Mode or 400kbps Fast-Mode I<sup>2</sup>C Interface
- Address Translation Allows Multiple Device with Same ID
- ♦ 5.5V-Tolerant Inputs
- ♦ 2.3V to 5.5V Supply

## **Ordering Information**

| PART          | TEMP RANGE     | PIN-PACKAGE |
|---------------|----------------|-------------|
| MAX7356ETG+   | -40°C to +85°C | 24 TQFN-EP* |
| MAX7356EUG+** | -40°C to +85°C | 24 TSSOP    |
| MAX7357ETG+   | -40°C to +85°C | 24 TQFN-EP* |
| MAX7357EUG+** | -40°C to +85°C | 24 TSSOP    |
| MAX7358ETG+   | -40°C to +85°C | 24 TQFN-EP* |
| MAX7358EUG+** | -40°C to +85°C | 24 TSSOP    |

+Denotes a lead-free/RoHS-compliant package.

\*EP = Exposed pad.

\*\*Future product—contact factory for availability.

### **Selector Guide**

| PART    | ENHANCED<br>MODE | PRECONNECTION<br>WIGGLE TEST | POWER-UP<br>STATE | RST/INT<br>BIDIRECTIONAL |
|---------|------------------|------------------------------|-------------------|--------------------------|
| MAX7356 | No               | No                           | Basic mode        | RST only                 |
| MAX7357 | Yes              | Yes, enhanced mode only      | Enhanced mode     | Yes                      |
| MAX7358 | Yes              | Yes, enhanced mode only      | Basic mode        | Yes                      |

**Applications** 

Typical Operating Circuit and Pin Configurations appear at end of data sheet.

### 

Servers

**Base Stations** 

SFP Control Interface Networking Equipment

RAID

\_ Maxim Integrated Products 1

X7357, 7, Mode ce with

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

### **ABSOLUTE MAXIMUM RATINGS**

(Voltages referenced to GND.)

| VDD                                                                                   | 0.3V to +6.0V |
|---------------------------------------------------------------------------------------|---------------|
| All Other Pins                                                                        | 0.3V to +6.0V |
| Input Currents                                                                        |               |
| V <sub>DD</sub>                                                                       | 100mA         |
| GND                                                                                   | 100mA         |
| All Input Pins                                                                        | ±20mA         |
| Output Current                                                                        | 25mA          |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ )                                 |               |
| 24-Pin TSSOP (derate 13.9mW/°C above +70°C 24-Pin TQFN (derate 27.8mW/°C above +70°C) |               |
|                                                                                       |               |

|                                                                  | 1 |
|------------------------------------------------------------------|---|
| 24-Pin TSSOP13°C/W                                               |   |
| 24-Pin TQFN                                                      | ŕ |
| Junction-to-Ambient Thermal Resistance ( $	heta_{JA}$ ) (Note 1) |   |
| 24-Pin TSSOP72.0°C/W                                             | ( |
| 24-Pin TQFN                                                      | ŕ |
| Operating Temperature Range40°C to +85°C                         |   |
| Junction Temperature+150°C                                       |   |
| Storage Temperature Range65°C to +150°C                          |   |
| Lead Temperature (soldering, 10s)+300°C                          |   |

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a 4-layer board. For detailed information on package thermal considerations, refer to <u>www.maxim-ic.com/thermal-tutorial</u>.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS (3.3V SUPPLY)**

 $(V_{DD} = +2.3V \text{ to } +3.6V, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DD} = +3.3V, T_A = +25^{\circ}\text{C}.)$  (Notes 2–5)

| PARAMETER                  | SYMBOL            | CONDITIONS                            |                                         | MIN                      | ТҮР | MAX                      | UNITS |
|----------------------------|-------------------|---------------------------------------|-----------------------------------------|--------------------------|-----|--------------------------|-------|
| POWER SUPPLY               |                   |                                       |                                         | •                        |     |                          |       |
| Supply Voltage             | V <sub>DD</sub>   |                                       |                                         | 2.3                      |     | 3.6                      | V     |
|                            |                   | V <sub>DD</sub> = 3.6V;               | Basic mode                              |                          | 30  | 50                       |       |
| Supply Current             | IDD               | no load, f <sub>SCL</sub> = 400kHz    | Enhanced mode<br>(MAX7357/MAX7358 only) |                          | 45  | 70                       | μA    |
| Standby Current            | ISTB              | No load, $V_I = V_E$                  | or GND, V <sub>DD</sub> = 3.6V          |                          | 0.1 | 1                        | μA    |
| Power-On Reset Voltage     | VPOR              | V <sub>DD</sub> rising                |                                         | 0.9                      | 1.4 | 2.1                      | V     |
| Power-On Reset Hysteresis  | V <sub>HYST</sub> |                                       |                                         |                          | 0.4 |                          | V     |
| INPUT SCL, INPUT/OUTPUT S  | DA                |                                       |                                         |                          |     |                          |       |
| Low-Level Input Voltage    | VIL               |                                       |                                         |                          |     | 0.3 x<br>V <sub>DD</sub> | V     |
| High-Level Input Voltage   | VIH               |                                       |                                         | 0.7 x<br>V <sub>DD</sub> |     |                          | V     |
|                            | 1                 | $V_{OL} = 0.4V$                       |                                         | 3                        |     |                          | mA    |
| Low-Level Output Current   | IOL               | $V_{OL} = 0.6V$                       |                                         | 6                        |     |                          | mA    |
| Input Leakage Current      | ILH, ILI          | $V_{\text{SCL}}$ and $V_{\text{SDA}}$ | = V <sub>DD</sub> or GND                | -1                       |     | +1                       | μA    |
| Input Capacitance          | CI                | $V_I = GND$                           |                                         |                          | 15  |                          | pF    |
| SELECT INPUTS A0 to A2, RS | T                 |                                       |                                         |                          |     |                          |       |
| Low-Level Input Voltage    | VIL               |                                       |                                         |                          |     | 0.3 x<br>V <sub>DD</sub> | V     |
| High-Level Input Voltage   | VIH               |                                       |                                         | 0.7 x<br>V <sub>DD</sub> |     |                          | V     |
| Input Leakage Current      | ILI               | A0 to A2, and $\overline{R}$          | ST at V <sub>DD</sub> or GND            | -1                       |     | +1                       | μA    |
| Input Capacitance          | CI                | $V_I = GND$                           |                                         |                          | 2   |                          | рF    |

## ELECTRICAL CHARACTERISTICS (3.3V SUPPLY) (continued)

 $(V_{DD} = +2.3V \text{ to } +3.6V, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DD} = +3.3V, T_A = +25^{\circ}\text{C}.)$  (Notes 2–5)

| PARAMETER                | SYMBOL                            | CO                                                          | NDITIONS                                | MIN | ТҮР | MAX | UNITS |
|--------------------------|-----------------------------------|-------------------------------------------------------------|-----------------------------------------|-----|-----|-----|-------|
| PASS GATE                |                                   |                                                             |                                         |     |     |     |       |
| Switch Resistance        | Pou                               | $V_{DD} = 3.0V \text{ to } 3.6V$                            | $V_{\rm O} = 0.4 V, I_{\rm O} = 15 m A$ | 5   | 11  | 30  | Ω     |
| Switch Resistance        | R <sub>ON</sub>                   | $V_{DD} = 2.3V$ to 2.7V                                     | $V_{\rm O} = 0.4 V, I_{\rm O} = 10 m A$ | 7   | 16  | 55  | 52    |
|                          |                                   | $V_{SWin} = V_{DD} = 3.3$                                   | /, I <sub>SWout</sub> = -100µA          |     | 1.9 |     |       |
| Switch Output Voltage    | Vou                               | $V_{SWin} = V_{DD} = 3.0V$                                  | to 3.6V, $I_{SWout} = -100 \mu A$       | 1.6 |     | 2.8 | v     |
| Switch Output voltage    | V <sub>SW</sub>                   | $V_{SWin} = V_{DD} = 2.5V$ , $I_{SWout} = -100\mu A$        |                                         |     | 1.5 |     | v     |
|                          |                                   | $V_{SWin} = V_{DD} = 2.3V$ to 2.7V, $I_{SWout} = -100\mu A$ |                                         | 1.1 |     | 2.0 |       |
|                          |                                   |                                                             | Basic mode                              | -1  |     | +1  |       |
| Leakage Current          | ١L                                | $V_I = V_{DD}$ or GND                                       | Enhanced mode<br>(MAX7357/MAX7358)      | -2  |     | +2  | μA    |
| Input/Output Capacitance | CIO                               | $V_I = GND$                                                 |                                         |     | 3   |     | pF    |
| OUTPUT RST/INT           |                                   |                                                             |                                         |     |     |     |       |
| Low-Level Output Current | IOL                               | $V_{OL} = 0.4V (MAX73)$                                     | 357/MAX7358)                            | 3   |     |     | mA    |
| Leakage Current          | I <sub>LH</sub> , I <sub>LI</sub> | $V_{\overline{RST}/\overline{INT}} = V_{DD}$ or (           | GND                                     | -1  |     | +1  | μA    |

### **ELECTRICAL CHARACTERISTICS (5V SUPPLY)**

 $(V_{DD} = +4.5V \text{ to } +5.5V, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DD} = +5V, T_A = +25^{\circ}\text{C}.)$  (Notes 2–5)

| PARAMETER                 | SYMBOL                            | CONDITIONS                            |                                         | MIN                      | ТҮР | MAX                      | UNITS |
|---------------------------|-----------------------------------|---------------------------------------|-----------------------------------------|--------------------------|-----|--------------------------|-------|
| POWER SUPPLY              |                                   |                                       |                                         |                          |     |                          |       |
| Supply Voltage            | V <sub>DD</sub>                   |                                       |                                         | 4.5                      |     | 5.5                      | V     |
|                           |                                   | Vpp = 5V;                             | Basic mode                              |                          | 65  | 100                      |       |
| Supply Current            | IDD                               | no load, f <sub>SCL</sub> =<br>400kHz | Enhanced mode<br>(MAX7357/MAX7358 only) |                          | 90  | 130                      | μA    |
| Standby Current           | I <sub>STB</sub>                  | No load, $V_I = V_I$                  | DD or GND, VDD = 5.5V                   |                          | 0.2 | 1                        | μA    |
| Power-On Reset Voltage    | VPOR                              | V <sub>DD</sub> rising                |                                         | 0.9                      | 1.4 | 2.1                      | V     |
| Power-On Reset Hysteresis | V <sub>HYST</sub>                 |                                       |                                         |                          | 0.4 |                          | V     |
| INPUT SCL, INPUT/OUTPUT S | DA                                |                                       |                                         |                          |     |                          |       |
| Low-Level Input Voltage   | V <sub>IL</sub>                   |                                       |                                         |                          |     | 0.3 x<br>V <sub>DD</sub> | V     |
| High-Level Input Voltage  | ViH                               |                                       |                                         | 0.7 x<br>V <sub>DD</sub> |     |                          | V     |
|                           | 1.                                | $V_{OL} = 0.4V$                       |                                         | 3                        |     |                          |       |
| Low-Level Output Current  | IOL                               | $V_{OL} = 0.6V$                       |                                         | 6                        |     |                          | mA    |
| Input Leakage Current     | I <sub>LH</sub> , I <sub>LI</sub> | V <sub>SCL</sub> = V <sub>SDA</sub> = | V <sub>DD</sub> or GND                  | -1                       |     | +1                       | μA    |
| Input Capacitance         | Cl                                | $V_I = GND$                           |                                         |                          | 15  |                          | рF    |
| SELECT INPUTS A0 TO A2, R | ST                                |                                       |                                         |                          |     |                          |       |
| Low-Level Input Voltage   | VIL                               |                                       |                                         |                          |     | 0.3 x<br>V <sub>DD</sub> | V     |
| High-Level Input Voltage  | VIH                               |                                       |                                         | 0.7 x<br>V <sub>DD</sub> |     |                          | V     |
| Input Leakage Current     | ILI                               | A0 to A2, and F                       | IST pins at V <sub>DD</sub> or GND      | -1                       |     | +1                       | μA    |



## **ELECTRICAL CHARACTERISTICS (5V SUPPLY) (continued)**

 $(V_{DD} = +4.5V \text{ to } +5.5V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DD} = +5V, T_A = +25^{\circ}\text{C}.)$  (Notes 2–5)

| PARAMETER                | SYMBOL   | СО                                                          | NDITIONS                           | MIN | ТҮР | МАХ | UNITS |
|--------------------------|----------|-------------------------------------------------------------|------------------------------------|-----|-----|-----|-------|
| Input Capacitance        | CI       | VI = GND                                                    |                                    |     | 2   |     | pF    |
| PASS GATE                |          |                                                             |                                    |     |     |     |       |
| Switch Resistance        | Ron      | $V_{DD} = 4.5V \text{ to } 5.5V$                            | , $V_{O} = 0.4V$ , $I_{O} = 15mA$  | 4   | 9   | 24  | Ω     |
| Outline Outline Vielance |          | $V_{SWin} = V_{DD} = 5.0$                                   | V, I <sub>SWout</sub> = −100µA     |     | 3.6 |     | N     |
| Switch Output Voltage    | Vsw      | $V_{SWin} = V_{DD} = 4.5V$ to 5.5V, $I_{SWout} = -100\mu A$ |                                    | 2.6 |     | 4.5 | V     |
| Leakage Current          |          | $V_I = V_{DD}$ or GND                                       | MAX7356                            | -1  |     | +1  |       |
|                          | ١L       |                                                             | Enhanced mode<br>(MAX7357/MAX7358) | -2  |     | +2  | μΑ    |
| Input/Output Capacitance | CIO      | VI = GND                                                    |                                    |     | 3   |     | рF    |
| OUTPUT RST/INT           |          | •                                                           |                                    |     |     |     |       |
| Low-Level Output Current | IOL      | $V_{OL} = 0.4V (MAX73)$                                     | 357/MAX7358)                       | 3   |     |     | mA    |
| Leakage Current          | ILH, ILI | $V_{\overline{RST}/\overline{INT}} = V_{DD}$ or (           | GND                                | -1  |     | +1  | μA    |

### TIMING CHARACTERISTICS (STANDARD-MODE) (Figures 1, 2, 3)

 $(V_{DD} = 2.3V \text{ to } 5.5V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.})$  (Notes 2, 6)

| PARAMETER                                                                                        | SYMBOL         | CONDITIONS | MIN | ТҮР | МАХ  | UNITS |
|--------------------------------------------------------------------------------------------------|----------------|------------|-----|-----|------|-------|
| Propagation Delay from SDA to SD_ or SCL to SC_                                                  | tpD            | (Note 7)   |     |     | 0.3  | ns    |
| SCL Clock Frequency                                                                              | fscl           |            | 0   |     | 100  | kHz   |
| Bus Free Time Between a STOP<br>and START Condition                                              | tBUF           |            | 4.7 |     |      | μs    |
| Hold Time (Repeated) START<br>Condition After this Period, the<br>First Clock Pulse is Generated | thd;sta        |            | 4.0 |     |      | μs    |
| LOW Period of the SCL Clock                                                                      | tLOW           |            | 4.7 |     |      | μs    |
| HIGH Period of the SCL Clock                                                                     | thigh          |            | 4.0 |     |      | μs    |
| Setup Time for a Repeated<br>START Condition                                                     | tsu;sta        |            | 4.7 |     |      | μs    |
| Setup Time for a STOP Condition                                                                  | tsu;sto        |            | 4.0 |     |      | μs    |
| Data Hold Time                                                                                   | thd;dat        | (Note 8)   | 0   |     | 3.45 | μs    |
| Data Setup Time                                                                                  | tsu;dat        |            | 250 |     |      | ns    |
| Rise Time of Both SDA and SCL<br>Signals                                                         | t <sub>R</sub> |            |     |     | 1000 | ns    |
| Fall Time of Both SDA and SCL<br>Signals                                                         | tF             |            |     |     | 300  | ns    |
| Capacitive Load for Each Bus<br>Line                                                             | Cb             |            |     |     | 400  | pF    |
| Pulse Width of Spikes that Must be Suppressed by the Input Filter                                | tsp            |            |     |     | 50   | ns    |

## TIMING CHARACTERISTICS (STANDARD-MODE) (Figures 1, 2, 3) (continued)

 $(V_{DD} = 2.3V \text{ to } 5.5V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.})$  (Notes 2, 6)

| PARAMETER              | SYMBOL               | CONDITIONS    | MIN | ТҮР | MAX | UNITS |
|------------------------|----------------------|---------------|-----|-----|-----|-------|
| Data Valid Time        | *                    | (High to low) |     |     | 1   |       |
| Data Valid Time        | tvd;dat              | (Low to high) |     |     | 0.6 | μs    |
| Data Valid Acknowledge | tvd:ack              |               |     |     | 1   | μs    |
| Low-Level Reset Time   | twL(rst)             |               |     | 5   |     | ns    |
| Reset Time             | t <sub>rst</sub>     |               | 500 |     |     | ns    |
| Recovery to Start      | <sup>t</sup> REC;STA |               | 0   |     |     | ns    |

### TIMING CHARACTERISTICS (FAST-MODE) (Figures 1, 2, 3)

 $(V_{DD} = 2.3V \text{ to } 5.5V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.})$  (Notes 2, 6)

| PARAMETER                                                                                        | SYMBOL              | CONDITIONS    | MIN                       | ТҮР | MAX | UNITS |
|--------------------------------------------------------------------------------------------------|---------------------|---------------|---------------------------|-----|-----|-------|
| Propagation Delay from SDA to SD_ or SCL to SC_                                                  | tpD                 | (Note 7)      |                           |     | 0.3 | ns    |
| SCL Clock Frequency                                                                              | fscl                |               | 0                         |     | 400 | kHz   |
| Bus Free Time Between a STOP<br>and START Condition                                              | tBUF                |               | 1.3                       |     |     | μs    |
| Hold Time (Repeated) START<br>Condition After this Period,<br>the First Clock Pulse is Generated | <sup>t</sup> hd;sta |               | 0.6                       |     |     | μs    |
| LOW Period of the SCL Clock                                                                      | tlow                |               | 1.3                       |     |     | μs    |
| HIGH Period of the SCL Clock                                                                     | thigh               |               | 0.6                       |     |     | μs    |
| Setup Time for a Repeated<br>START Condition                                                     | tsu;sta             |               | 0.6                       |     |     | μs    |
| Setup Time for a STOP Condition                                                                  | tsu;sto             |               | 0.6                       |     |     | μs    |
| Data Hold Time                                                                                   | thd;dat             | (Note 8)      | 0                         |     | 0.9 | μs    |
| Data Setup Time                                                                                  | tsu;dat             |               | 100                       |     |     | ns    |
| Rise Time of Both SDA and SCL<br>Signals                                                         | t <sub>R</sub>      |               | 20 +<br>0.1C <sub>b</sub> |     | 300 | ns    |
| Fall Time of Both SDA and SCL<br>Signals                                                         | tF                  |               | 20 +<br>0.1C <sub>b</sub> |     | 300 | ns    |
| Capacitive Load for Each Bus<br>Line                                                             | Cb                  |               |                           |     | 400 | pF    |
| Pulse Width of Spikes that Must<br>be Suppressed by the Input Filter                             | tsp                 |               |                           |     | 50  | ns    |
| Data Valid Time                                                                                  | t/D D A T           | (High to low) |                           |     | 1   |       |
|                                                                                                  | tvd;dat             | (Low to high) |                           |     | 0.6 | μs    |
| Data Valid Acknowledge                                                                           | tvd;ack             |               |                           |     | 1   | μs    |
| Low-Level Reset Time                                                                             | tWL(rst)            |               |                           | 5   |     | ns    |
| Reset Time                                                                                       | t <sub>rst</sub>    |               | 500                       |     |     | ns    |
| Recovery to START                                                                                | trec;sta            |               | 0                         |     |     | ns    |



### TIMING CHARACTERISTICS (FAST-MODE) (Figures 1, 2, 3) (continued)

 $(V_{DD} = 2.3V \text{ to } 5.5V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.})$  (Notes 2, 6)

Note 2: All devices are 100% production tested at  $T_A = +25^{\circ}$ C. Specifications are over -40°C to +85°C and are guaranteed by design.

- Note 3: Subscript SW refers to all SC\_ and SD\_ pins.
- Note 4: V<sub>SWin</sub> = Switch input voltage; I<sub>SWout</sub> = Current between SD\_ and SDA or SC\_ and SCL. See Figure 4.
- Note 5:  $V_I = V_{SD_{-}}$  or  $V_{SC_{-}}$ .
- Note 6: All timing is measured using 20% and 80% levels, unless otherwise noted.
- Note 7: Pass gate propagation delay is calculated from the  $20\Omega$  typical RoN and the 15pF load capacitance.
- Note 8: A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the V<sub>IH(min)</sub> of the SCL signed) to bridge the undefined region of the falling edge of SCL.



Figure 1. 2-Wire Serial-Interface Timing Diagram



Figure 2. RST Timing Diagram



Figure 3. I<sup>2</sup>C Bus Timing Diagram





 $(V_{DD} = +5V, T_A = +25^{\circ}C, unless otherwise noted.)$ 





### **Pin Description**

| Р    | IN    |                  |                                                                                                                                                                                                                                            |
|------|-------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TQFN | TSSOP | NAME             | FUNCTION                                                                                                                                                                                                                                   |
| 1    | 4     | SD0              | I <sup>2</sup> C Bus0 Serial Data                                                                                                                                                                                                          |
| 2    | 5     | SC0              | I <sup>2</sup> C Bus0 Serial Clock                                                                                                                                                                                                         |
| 3    | 6     | SD1              | I <sup>2</sup> C Bus1 Serial Data                                                                                                                                                                                                          |
| 4    | 7     | SC1              | I <sup>2</sup> C Bus1 Serial Clock                                                                                                                                                                                                         |
| 5    | 8     | SD2              | I <sup>2</sup> C Bus2 Serial Data                                                                                                                                                                                                          |
| 6    | 9     | SC2              | I <sup>2</sup> C Bus2 Serial Clock                                                                                                                                                                                                         |
| 7    | 10    | SD3              | I <sup>2</sup> C Bus3 Serial Data                                                                                                                                                                                                          |
| 8    | 11    | SC3              | I <sup>2</sup> C Bus3 Serial Clock                                                                                                                                                                                                         |
| 9    | 12    | GND              | Supply Ground                                                                                                                                                                                                                              |
| 10   | 13    | SD4              | I <sup>2</sup> C Bus4 Serial Data                                                                                                                                                                                                          |
| 11   | 14    | SC4              | I <sup>2</sup> C Bus4 Serial Clock                                                                                                                                                                                                         |
| 12   | 15    | SD5              | I <sup>2</sup> C Bus5 Serial Data                                                                                                                                                                                                          |
| 13   | 16    | SC5              | I <sup>2</sup> C Bus5 Serial Clock                                                                                                                                                                                                         |
| 14   | 17    | SD6              | I <sup>2</sup> C Bus6 Serial Data                                                                                                                                                                                                          |
| 15   | 18    | SC6              | I <sup>2</sup> C Bus6 Serial Clock                                                                                                                                                                                                         |
| 16   | 19    | SD7              | I <sup>2</sup> C Bus7 Serial Data                                                                                                                                                                                                          |
| 17   | 20    | SC7              | I <sup>2</sup> C Bus7 Serial Clock                                                                                                                                                                                                         |
| 18   | 21    | A2               | Device Address Bit 2                                                                                                                                                                                                                       |
| 19   | 22    | SCL              | Main I <sup>2</sup> C Bus Clock                                                                                                                                                                                                            |
| 20   | 23    | SDA              | Main I <sup>2</sup> C Bus Data                                                                                                                                                                                                             |
| 21   | 24    | V <sub>DD</sub>  | Supply Voltage                                                                                                                                                                                                                             |
| 22   | 1     | A0               | Device Address Bit 0                                                                                                                                                                                                                       |
| 23   | 2     | A1               | Device Address Bit 1                                                                                                                                                                                                                       |
| 24   | 3     | RST<br>(RST/INT) | Active-Low Reset Input and Interrupt Output. RST resets the MAX7356 by a host. RST/INT on the MAX7357 or MAX7358 is bidirectional. RST/INT is used to reset the device by a host or by the device to send an interrupt signal to the host. |
| _    |       | EP               | Exposed Pad (TQFN Only). Connect EP to ground. Do not use EP as the only ground connection.                                                                                                                                                |

() For the MAX7357/MAX7358 only.





MAX7356/MAX7357/MAX7358

### **Detailed Description**

The MAX7356/MAX7357/MAX7358 devices are 1-to-8 I<sup>2</sup>C multiplexers/switches for connecting a large number of I<sup>2</sup>C components to a single master. The circuits connect a main I<sup>2</sup>C bus to any combination of 8 extended I<sup>2</sup>C buses. They enable a master on the main bus to isolate and communicate with devices or groups of devices that may otherwise have slave address conflicts. Any extended bus can be connected or disconnected by control packets from the main I<sup>2</sup>C bus writing to the main control register of these I<sup>2</sup>C switches.

The MAX7357/MAX7358 feature a built-in timer used to monitor all extended buses, for lock-up conditions. If the data line of any of these buses is low for more than 25ms, a lock condition is detected. An optional interrupt can be generated through the bidirectional  $\overline{\text{RST}}/\text{INT}$  pin. The master can read the bus lock-up register to find out which extended bus is locked up. The master can also optionally enable the MAX7357 or MAX7358 to send a flush-out sequence on the faulty channel. There is an optional preconnection check that can be enabled, which toggles the extended bus clock and data line low then high to ensure that the downstream bus is not locked high prior to connecting it to the host bus.

The bus lock-up detection and isolation features are enabled by writing a unique series of I<sup>2</sup>C commands to the MAX7357/MAX7358.

#### **Power-On Reset**

When power is applied to V<sub>DD</sub>, an internal power-on reset (POR) holds the MAX7356/MAX7357/MAX7358 in a reset state until V<sub>DD</sub> has reached V<sub>POR</sub>. At this point, the reset condition is released and the MAX7356/MAX7357/MAX7358 registers and I<sup>2</sup>C state machine are initialized to their default states.

#### **Basic Mode of Operation**

The MAX7356/MAX7357/MAX7358 feature a basic mode of operation. In basic mode, the device operates solely as a collection of analog switches that enable any combination of the extended buses (SC\_, SD\_) to be connected to the host-side bus (SCL, SDA). Only the switch control register is accessible in basic mode of operation.

#### Enhanced Mode of Operation (MAX7357/MAX7358)

The MAX7357 and MAX7358 feature an enhanced mode of operation that enable features and registers that are unavailable in the basic mode of operation. When operating in enhanced mode, there are 7 registers available to the host. Features such as bus lock-up detection, preconnection fault tests, and diagnostic information are made available to the user. A special sequence of commands can switch the MAX7357 or MAX7358 from basic mode to enhanced mode, and a simple write to the configuration register can switch the devices from enhanced mode back to basic mode.

#### Entering Basic Mode from Enhanced Mode (MAX7357/MAX7358)

When the 7 registers of Table 2 are enabled, the MAX7357 and MAX7358 can be put into basic mode by setting bit B6 of the configuration register. When basic mode is entered, the value of all registers return to their POR value. B6 of the configuration register is also maintained to allow operation in basic mode. When in basic mode, the MAX7357 and MAX7358 can be returned to full feature mode by receiving a special sequence of commands from the host as described below.

The sequence of I<sup>2</sup>C commands for enabling the MAX7357 or MAX7358 enhanced features (bus lock-up detection, isolation, and notification) as well as access to the additional 6 registers consists of a write byte, a read byte, another write byte, and another read byte with no data bytes following any of these write or read bytes, as shown in Figure 5. A write byte consists of the 7-bit MAX7357 or MAX7358 device address followed by a 0. A read byte consists of the 7-bit MAX7357 or MAX7358 device address followed by a 0. A read byte consists of the 7-bit MAX7357 or MAX7358 device address followed by a 1. The special sequence begins with a START condition and ends with a STOP condition. Repeated START conditions are used to interconnect these write and read bytes.

The complete special sequence of I<sup>2</sup>C commands needs to be received by the MAX7357 or MAX7358 to activate the enhanced mode.



Figure 5. The Special Sequence of I<sup>2</sup>C Commands for Turning on the Full Feature



#### Bus Lock-Up Detection, Isolation, and Notification Operation (MAX7357/MAX7358)

#### SDA Stuck Low

If either line of any downstream bus is low for a period exceeding 25ms between  $t_1$  and  $t_2$  in Figure 6, the MAX7357/MAX7358 detect a lock-up fault on that bus and takes the action configured by the user. If the lock-up is not on the main bus, SDA and SCL return to the high state at the same time. The MAX7357 or MAX7358 then identifies which SD\_ or SC\_ is still pulled low. If the optional interrupt function is enabled (by setting B0 of the configuration register), an active-low interrupt is generated at RST/INT.

If B4 in the configuration register is set to 1, then only faults on connected buses cause the MAX7357 or MAX7358 to disconnect all buses from each other. When this is the case, faults detected on disconnected buses set the flag in the lock-up status register, and, if enabled, notify the host of the fault, but do not disconnect the buses from one another.

B1 of the configuration register enables the flush-out sequence. If this bit is set to 1, the MAX7357 or MAX7358 attempts to send a flush-out sequence over the locked SD\_ and SC\_ pair (the sequence begins at t5 in Figure 6). If the flush-out sequence is successful, the locked bus (SD\_ and SC\_) is released at t6 (Figure 6). The I<sup>2</sup>C master (at SDA and SCL) reads the MAX7357 or MAX7358 lock-up status register to identify the locked-up bus. If RST/INT is enabled as an interrupt, it is released once a read command to the lock-up indication register is received by the MAX7357 or MAX7358 (shown at t7 in Figure 6). The RST/INT can also be automatically released after a 1.6s delay by setting bit 2 of the configuration register.

#### Preconnection Wiggle Test (Stuck High Fault) (MAX7357/MAX7358)

By setting bit B7 in the configuration register to 1, a preconnection wiggle test is enabled for all downstream buses. This test only runs on the downstream bus when the bus is selected through the switch control register. Enabling this test does not affect any bus that is already connected to the host bus; however, deselecting and subsequently reselecting the bus will cause the test to occur. The test is performed when the switch control register bit (or bits if multiple buses are selected in the same I<sup>2</sup>C transaction) toggles from 0 to 1 and a stop condition is received. It consists of the MAX7357 or MAX7358 pulling the downstream clock line low, then the downstream data line low. Both lines are checked for a nominal low value, and then the clock line is released followed by the data line (Note: This is an I<sup>2</sup>C stop condition and is seen by any I<sup>2</sup>C devices connected to the extended bus). If either the clock or data line (or both) fail to pull low during the test, the MAX7357 or MAX7358 do not allow that downstream bus to connect to the host. If the optional interrupt notification bit is set (B0), the device notifies the host that a fault has occurred. The I<sup>2</sup>C master can then read the MAX7357 or MAX7358 registers to find out which bus or buses caused the fault. Faults detected by this test are stored in the preconnection fault register (0x06). The stuck high Fault register is cleared once this register is read, resetting the device, or disabling the preconnection test.

#### **Device Address**

The MAX7356/MAX7357/MAX7358 family of devices has selectable device addresses through three external inputs. The slave address consists of 4 fixed bits (A6–A3 set to 1110); followed by 3 pin-programmable bits (A2, A1, A0), as shown in Figure 7. The addresses A2, A1, and A0 can also be driven dynamically if required, but the values must be stable when they are expected in the address sequence.



Figure 6. Bus Lock-Up Detection, Isolation, and Notification Timing Diagram



Figure 7. MAX7356/MAX7357/MAX7358 Slave Address

Available addresses depend on the hardware connections of pins A2, A1, and A0 as shown in Table 1.

The last bit following the slave address bit A0 on an I<sup>2</sup>C command defines the operation to be performed. When the last bit sets to logic 1, a read is selected while logic 0 selects a write operation.

#### Register Map (MAX7357/MAX7358)

The MAX7357 and MAX7358 have 7 registers (shown in Table 2) that can be accessed through the I<sup>2</sup>C bus. The MAX7357 powers up with all of these registers accessible. The initial register address counter is at 0x00. The MAX7358 powers up in basic mode with only the switch control register available. Writing to a MAX7358 changes only the contents of the switch control register. By sending a unique I<sup>2</sup>C sequence to the MAX7358, all 7 registers become available.

#### **Register Access Protocol (MAX7356)**

Only the MAX7356 device address is required to gain access to its registers. A typical I<sup>2</sup>C command to communicate with the MAX7356 starts with its device address followed directly by data bytes.

Table 1. MAX7356/MAX7357/MAX7358 Switch Multiplexer Device Address

| A2<br>CONNECTION | A1<br>CONNECTION | A0<br>CONNECTION | A6 | A5 | A4 | A3 | A2 | A1 | A0 |
|------------------|------------------|------------------|----|----|----|----|----|----|----|
| GND              | GND              | GND              | 1  | 1  | 1  | 0  | 0  | 0  | 0  |
| GND              | GND              | V <sub>DD</sub>  | 1  | 1  | 1  | 0  | 0  | 0  | 1  |
| GND              | V <sub>DD</sub>  | GND              | 1  | 1  | 1  | 0  | 0  | 1  | 0  |
| GND              | V <sub>DD</sub>  | V <sub>DD</sub>  | 1  | 1  | 1  | 0  | 0  | 1  | 1  |
| V <sub>DD</sub>  | GND              | GND              | 1  | 1  | 1  | 0  | 1  | 0  | 0  |
| V <sub>DD</sub>  | GND              | V <sub>DD</sub>  | 1  | 1  | 1  | 0  | 1  | 0  | 1  |
| V <sub>DD</sub>  | V <sub>DD</sub>  | GND              | 1  | 1  | 1  | 0  | 1  | 1  | 0  |
| V <sub>DD</sub>  | V <sub>DD</sub>  | V <sub>DD</sub>  | 1  | 1  | 1  | 0  | 1  | 1  | 1  |

#### Table 2. MAX7357/MAX7358 Enhanced-Mode Register Map

|                           |          |    |    |     |      | -      |    |    |    |                      |        |
|---------------------------|----------|----|----|-----|------|--------|----|----|----|----------------------|--------|
| REGISTER NAME             | INTERNAL |    |    | POR | NEXT | ACCESS |    |    |    |                      |        |
| REGISTER NAME             | ADDRESS  | B7 | B6 | B5  | B4   | B3     | B2 | B1 | B0 | ADDRESS              | ACCESS |
| Switch Control            | 0x00     | 0  | 0  | 0   | 0    | 0      | 0  | 0  | 0  | 0x01                 | R/W    |
| Configuration             | 0x01     | 0  | 0  | 0   | 0    | 0      | 0  | 0  | 1  | 0x02                 | R/W    |
| Flush-Out Sequence        | 0x02     | 1  | 1  | 1   | 1    | 1      | 1  | 1  | 1  | 0x00 (W)<br>0x03 (R) | R/W    |
| Lock-Up Indication        | 0x03     | 0  | 0  | 0   | 0    | 0      | 0  | 0  | 0  | 0x04                 | R      |
| Troffia Driar to Look Llp | 0x04     | 0  | 0  | 0   | 0    | 0      | 0  | 0  | 0  | 0x05                 | R      |
| Traffic Prior to Lock-Up  | 0x05     | 0  | 0  | 0   | 0    | 0      | 0  | 0  | 0  | 0x06                 | R      |
| Stuck High Fault          | 0x06     | 0  | 0  | 0   | 0    | 0      | 0  | 0  | 0  | 0x00                 | R      |

### Table 3. MAX7357 and MAX7358 Basic-Mode Register Map

| REGISTER          |    | PO         |    | ACCESS     |            |    |    |    |        |
|-------------------|----|------------|----|------------|------------|----|----|----|--------|
| NAME              | B7 | <b>B</b> 6 | B5 | <b>B</b> 4 | <b>B</b> 3 | B2 | B1 | B0 | AUCESS |
| Switch<br>Control | 0  | 0          | 0  | 0          | 0          | 0  | 0  | 0  | R/W    |

MAX7356/MAX7357/MAX7358

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | COMMAND            |
|----|----|----|----|----|----|----|----|--------------------|
| Х  | Х  | Х  | Х  | Х  | Х  | Х  | 0  | Channel 0 disabled |
| Х  | Х  | Х  | Х  | Х  | Х  | Х  | 1  | Channel 0 enabled  |
| Х  | Х  | Х  | Х  | Х  | Х  | 0  | Х  | Channel 1 disabled |
| Х  | Х  | Х  | Х  | Х  | Х  | 1  | Х  | Channel 1 enabled  |
| Х  | Х  | Х  | Х  | Х  | 0  | Х  | Х  | Channel 2 disabled |
| Х  | Х  | Х  | Х  | Х  | 1  | Х  | Х  | Channel 2 enabled  |
| Х  | Х  | Х  | Х  | 0  | Х  | Х  | Х  | Channel 3 disabled |
| Х  | Х  | Х  | Х  | 1  | Х  | Х  | Х  | Channel 3 enabled  |
| Х  | Х  | Х  | 0  | Х  | Х  | Х  | Х  | Channel 4 disabled |
| Х  | Х  | Х  | 1  | Х  | Х  | Х  | Х  | Channel 4 enabled  |
| Х  | Х  | 0  | Х  | Х  | Х  | Х  | Х  | Channel 5 disabled |
| Х  | Х  | 1  | Х  | Х  | Х  | Х  | Х  | Channel 5 enabled  |
| Х  | 0  | Х  | Х  | Х  | Х  | Х  | Х  | Channel 6 disabled |
| Х  | 1  | Х  | Х  | Х  | Х  | Х  | Х  | Channel 6 enabled  |
| 0  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Channel 7 disabled |
| 1  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Channel 7 enabled  |

### Table 4. Switch Control Register Channel Selection

X = Don't care.

Only the switch control register can be accessed through an I<sup>2</sup>C write or read command. All data bytes are for the switch control register. The last data byte in an I<sup>2</sup>C write command is retained by the switch control register.

#### Register Access Protocol (MAX7357/MAX7358)

Only the MAX7357 or MAX7358 I<sup>2</sup>C device address is required to gain access to its registers. A typical I<sup>2</sup>C command to communicate with the MAX7357 or MAX7358 starts with its device address and is followed directly by data bytes. Internal register addresses are not used in an I<sup>2</sup>C write or read command.

For enhanced mode, all registers are accessed in sequence starting with the switch control register and follows the order defined by internal register addresses as shown in Table 2. Internal register addresses are 0x00, 0x01, 0x02, 0x03, 0x04, 0x05, and 0x06 for switch control, configuration, flush-out sequence, lock-up indication, first and second bytes of the traffic prior to lock-up, and preconnection fault registers, respectively. When writing data to the register(s), addressing starts with address 0x00 and goes one higher in each subsequent byte and comes back to 0x00 again after 0x02 since the next four higher addressed registers are read only. Read access also starts with the internal register address 0x00 and goes one higher in each subsequent byte and comes back to 0x00 again after 0x06.

For basic mode, only the switch control register can be accessed through an I<sup>2</sup>C write or read command. All data bytes are for the switch control register. The last data byte in an I<sup>2</sup>C write command is retained by the switch control register. Incomplete bytes are ignored.

#### **Switch Control Register**

The switch control register (Figure 8) selects which channels will be connected to the main  $I^2C$  bus. This register can be written and read through the main  $I^2C$  bus. The POR value for the switch control register is 0x00—all switches disconnected.

A SC\_/SD\_ downstream pair, or channel, is selected by the contents of the switch control register. All bits of the control byte are used to determine which channel is to



Figure 8. Switch Control Register





| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | COMMAND                                               |
|----|----|----|----|----|----|----|----|-------------------------------------------------------|
| Х  | Х  | Х  | Х  | Х  | Х  | Х  | 0  | Interrupt with RST/INT disabled                       |
| Х  | Х  | Х  | Х  | Х  | Х  | Х  | 1  | Interrupt with RST/INT enabled                        |
| Х  | Х  | Х  | Х  | Х  | Х  | 0  | Х  | Flush-out disabled                                    |
| Х  | Х  | Х  | Х  | Х  | Х  | 1  | Х  | Flush-out enabled                                     |
| Х  | Х  | Х  | Х  | Х  | 0  | Х  | Х  | RST/INT released after a register read                |
| Х  | Х  | Х  | Х  | Х  | 1  | Х  | Х  | RST/INT released after 1.6 seconds                    |
| Х  | Х  | х  | Х  | 0  | х  | Х  | х  | The lock-up register shows the current condition      |
| Х  | х  | х  | Х  | 1  | х  | х  | х  | The lock-up register data is not cleared until a read |
| Х  | Х  | Х  | 0  | Х  | Х  | Х  | Х  | Disconnect all channels on bus lock-up                |
| Х  | Х  | Х  | 1  | Х  | Х  | Х  | Х  | Disconnect only the locked up bus                     |
| Х  | Х  | 0  | Х  | Х  | Х  | Х  | Х  | Bus lock-up detection enabled                         |
| Х  | Х  | 1  | Х  | Х  | Х  | Х  | Х  | Bus lock-up detection disabled                        |
| Х  | 0  | Х  | Х  | Х  | Х  | Х  | Х  | Enhanced mode                                         |
| Х  | 1  | Х  | Х  | Х  | Х  | Х  | Х  | Basic mode enabled                                    |
| 0  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Preconnect test is disabled                           |
| 1  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Preconnect test is enabled                            |

### **Table 5. Configuration Register Definition**

X = Don't care.

be selected. More than one channel can be selected simultaneously. When a channel is selected, the channel becomes active immediately after a stop condition has been placed on the I<sup>2</sup>C bus. This ensures that all SC\_/SD\_ lines are in a HIGH state when the channel is made active, so that no false conditions are generated at the time of connection.

#### Configuration Register (MAX7357/MAX7358)

 $BO = \overline{RST/INT}$  serves as an interrupt when a bus lockup condition is detected.

B1 = Flush-out sequence is sent automatically on lockedup channels when a lock-up condition is detected.

B2 = When B0 = 1, release the  $\overline{\text{RST}/\text{INT}}$  output after asserting for 1.6 seconds.

B3 = Data in the lock-up indication register cleared only after reading the register.

B4 = Connected channels remain connected on detection of lock-up if the lock-up condition is present only on a channel that is not connected.

B5 = Disable bus lock-up detection.

B6 = Basic mode.

B7 = Enables the preconnection wiggle test for SC\_ and SD\_.

#### Flush-Out Sequence Register (MAX7357/MAX7358)

A flush-out sequence can be sent to a particular auxiliary bus automatically after the identification of the lockup condition. The flush-out sequence consists of 18 SC\_ clock cycles. An 8-bit sequence for the SD\_ to follow during the flush-out cycle can also be defined by writing to the flush-out sequence register. By default, the flush-out sequence register is all ones. The MAX7357 or MAX7358 attempt to send the one-byte sequence followed by an additional clock cycle (NACK) two times sequentially, followed by a stop condition. The effectiveness of sending the flush-out sequence depends on the behavior of the locked-up device. For an auxiliary bus with only slave devices, it is more likely that the SCL line can still be driven by the MAX7357 or MAX7358. In this case, a slave device may respond to a particular flush-out sequence. After the release of the SD\_ line by a "stuck" device, the remaining sequence on the SD\_ line can be used to reset itself.

#### Bus Lock-Up Indication Register (MAX7357/MAX7358)

The bus master can read the lock-up indication byte to identify the stuck channels. A bit set to "1" indicates that the associated channel is stuck. The indication for a given channel remains as long as the lock-up condi-



| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | COMMAND              |
|----|----|----|----|----|----|----|----|----------------------|
| Х  | Х  | Х  | Х  | Х  | Х  | Х  | 0  | Channel 0 no lock-up |
| Х  | Х  | Х  | Х  | Х  | Х  | Х  | 1  | Channel 0 lock-up    |
| Х  | Х  | Х  | Х  | Х  | Х  | 0  | Х  | Channel 1 no lock-up |
| Х  | Х  | Х  | Х  | Х  | Х  | 1  | Х  | Channel 1 lock-up    |
| Х  | Х  | Х  | Х  | Х  | 0  | Х  | Х  | Channel 2 no lock-up |
| Х  | Х  | Х  | Х  | Х  | 1  | Х  | Х  | Channel 2 lock-up    |
| Х  | Х  | Х  | Х  | 0  | Х  | Х  | Х  | Channel 3 no lock-up |
| Х  | Х  | Х  | Х  | 1  | Х  | Х  | Х  | Channel 3 lock-up    |
| Х  | Х  | Х  | 0  | Х  | Х  | Х  | Х  | Channel 4 no lock-up |
| Х  | Х  | Х  | 1  | Х  | Х  | Х  | Х  | Channel 4 lock-up    |
| Х  | Х  | 0  | Х  | Х  | Х  | Х  | Х  | Channel 5 no lock-up |
| Х  | Х  | 1  | Х  | Х  | Х  | Х  | Х  | Channel 5 lock-up    |
| Х  | 0  | Х  | Х  | Х  | Х  | Х  | Х  | Channel 6 no lock-up |
| Х  | 1  | Х  | Х  | Х  | Х  | Х  | Х  | Channel 6 lock-up    |
| 0  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Channel 7 no lock-up |
| 1  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Channel 7 lock-up    |

### Table 6. Lock-Up Register Channel Indication

X = Don't care.

tion exists on that channel. If the interrupt feature is selected (B0 of the configuration register is 1), however, the interrupt signal, RST/INT, deasserts (goes to high) once this bus lock-up indication register is read. If desired, setting bit B3 of the configuration register to 1 can latch the lock-up data. When B3 is set, the lockup bits remain set (even if a channel becomes "unstuck") until the lock-up indication register is read by the master. Lock-up conditions on unconnected auxiliary buses are also detected. When this happens, operation is the same as when lock-ups are detected on connected buses, except that, if desired, bus connections may be maintained as long as any detected lockups are present only on unconnected channels. This option is selected using bit B4 of the configuration register. (Figure 9)



Figure 9. Lock-Up Indication Bits



#### Traffic Prior to Lock-Up Register (MAX7357/MAX7358)

The I<sup>2</sup>C bus traffic information per SCL clock is monitored and stored into the two-byte traffic prior to lock-up register. The first two bytes of information after a START are stored in this register. This I<sup>2</sup>C bus traffic information is frozen upon a bus lock-up detection. A host can read these two bytes of traffic information upon the reception of an interrupt signal. The contents of the traffic prior to lock-up register is released and refreshed once it is read.

The traffic prior to lock-up register can be used to identify the device address as well as the following byte involved in a bus lock-up.

When troubleshooting an  $I^2C$  bus, a scope is usually used to capture traffic leading to the problem. The contents of the traffic prior to the bus fault can usually be determined by identifying a device address, a register address, or a part of this data.

Table 7 shows contents of the traffic prior to the lock-up register corresponding to a lock-up situation as demonstrated by Figure 10.

### Table 7. A Traffic Prior to Lock-Up Register Contents Example

|         |    |    |    |    | -  | -  |    |    |                                                      |
|---------|----|----|----|----|----|----|----|----|------------------------------------------------------|
| ADDRESS | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | NOTE                                                 |
| 0x04    | 0  | 1  | 1  | 0  | 1  | 0  | 0  | 0  | Write to the troubled device address                 |
| 0x05    | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | The first data byte with trailing 0's due to lock-up |

### Table 8. Stuck HIGH Fault Register Channel Indication

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | COMMAND                  |
|----|----|----|----|----|----|----|----|--------------------------|
| Х  | Х  | Х  | Х  | Х  | Х  | Х  | 0  | Channel 0 not stuck high |
| Х  | Х  | Х  | Х  | Х  | Х  | Х  | 1  | Channel 0 stuck high     |
| Х  | Х  | Х  | Х  | Х  | Х  | 0  | Х  | Channel 1 not stuck high |
| Х  | Х  | Х  | Х  | Х  | Х  | 1  | Х  | Channel 1 stuck high     |
| Х  | Х  | Х  | Х  | Х  | 0  | Х  | Х  | Channel 2 not stuck high |
| Х  | Х  | Х  | Х  | Х  | 1  | Х  | Х  | Channel 2 stuck high     |
| Х  | Х  | Х  | Х  | 0  | Х  | Х  | Х  | Channel 3 not stuck high |
| Х  | Х  | Х  | Х  | 1  | Х  | Х  | Х  | Channel 3 stuck high     |
| Х  | Х  | Х  | 0  | Х  | Х  | Х  | Х  | Channel 4 not stuck high |
| Х  | Х  | Х  | 1  | Х  | Х  | Х  | Х  | Channel 4 stuck high     |
| Х  | Х  | 0  | Х  | Х  | Х  | Х  | Х  | Channel 5 not stuck high |
| Х  | Х  | 1  | Х  | Х  | Х  | Х  | Х  | Channel 5 stuck high     |
| Х  | 0  | Х  | Х  | Х  | Х  | Х  | Х  | Channel 6 not stuck high |
| Х  | 1  | Х  | Х  | Х  | Х  | Х  | Х  | Channel 6 stuck high     |
| 0  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Channel 7 not stuck high |
| 1  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Channel 7 stuck high     |

X = Don't care.

#### Stuck HIGH Fault Register (MAX7357/MAX7358)

Following an interrupt when bit B0 and B7 are enabled, the bus master can read the stuck high fault byte to identify stuck channels. A bit set to "1" indicates that the associated channel is stuck, and will not be allowed to be connected to the host bus. The stuck high fault register is cleared, and, if the interrupt feature is enabled, RST/INT deasserts (goes to high) once this register is read. However, while B7 is set to one, any time a disconnected bus is selected for connection, the preconnect test runs. If the fault still exists, the fault handling sequence repeats and the faulty bus will not be allowed to connect to the host bus.

**RST** (MAX7356) The RST on the MAX7356 can be used to reset the MAX7356 by a host. The RST input is an active-low signal. By asserting this signal low for a minimum of tWL(rst) externally, the MAX7356 resets its I<sup>2</sup>C state machine and deselects all channels. RST is overvoltage-tolerant to +6V. The RST input must be connected to V<sub>DD</sub> through a pullup resistor.

#### **RST/INT** (MAX7357/MAX7358)

The  $\overline{\text{RST}/\text{INT}}$  on the MAX7357 or MAX7358 is bidirectional. It can be used to reset the device by a host or by the device to send an interrupt signal to the host. The  $\overline{\text{RST}/\text{INT}}$  input is an active-low signal. By asserting  $\overline{\text{RST}/\text{INT}}$  low for a minimum of t<sub>WL(rst)</sub> externally, the device resets its registers and I<sup>2</sup>C state machine and deselects all channels. When  $\overline{\text{RST}/\text{INT}}$  is configured to notify the host of fault conditions, and while  $\overline{\text{RST}/\text{INT}}$  is being used as an output by the MAX7357 or MAX7358 (sending an interrupt to the host), it does not function as a reset input.  $\overline{\text{RST}/\text{INT}}$  is overvoltage-tolerant to +6V.  $\overline{\text{RST}/\text{INT}}$  must be connected to VDD through a pullup resistor.

#### Interrupt Signal (MAX7357/MAX7358)

A bus lock-up-caused interrupt signal can be sent to a host through the bidirectional  $\overline{RST/INT}$  pin depending on whether or not bit B0 of the configuration register is set. Configuration register bit B2 controls how the interrupt signal is reset. When B2 = 0, the interrupt signal asserts (stays low) until the lock-up indication register is read. When B2 = 1, the interrupt signal deasserts after





Figure 10. Bus Lock-Up During a 3-Byte Write Command



Figure 11. Start and Stop Conditions



Figure 12. Bit Transfer



Figure 13. Acknowledge

2 seconds. The interrupt signal asserts again once a new lock-up is detected. The interrupt signal does not activate the reset function.

## Serial Interface

#### Serial Addressing

The MAX7356/MAX7357/MAX7358 operate as a slave that sends and receives data through an  $\rm I^2C$  interface.



The interface uses a serial-data line (SDA) and a serialclock line (SCL) to achieve bidirectional communication between master(s) and slave(s). The master initiates all data transfers to and from the MAX7357 or MAX7358 and generates the SCL clock that synchronizes the data transfer.

SDA operates as both an input and an open-drain output. A pullup resistor (4.7k $\Omega$ , typ) is required on SDA. SCL operates only as an input. A pullup resistor (4.7k $\Omega$ , typ) is required on SCL if there are multiple masters on the 2-wire interface, or if the master in a single-master system has an open-drain SCL output.

Each transmission consists of a START condition sent by a master, followed by the MAX7356/MAX7357/ MAX7358's 7-bit slave address plus R/W bit, and then optionally 1 or more data bytes, and finally a STOP condition (Figure 10).

#### **START and STOP Conditions**

Both SCL and SDA remain high when the interface is not busy. The master signals the beginning of a transmission with a START (S) condition by transitioning SDA from high to low while SCL is high. When the master has finished communicating with the slave, the master issues a STOP (P) condition by transitioning SDA from low to high while SCL is high. The bus is then free for another transmission (Figure 11).

#### **Bit Transfer**

One data bit is transferred during each clock pulse. The data on SDA must remain stable while SCL is high (Figure 12).

#### Acknowledge

The acknowledge bit is a clocked 9th bit the recipient uses to handshake receipt of each byte of data (Figure 13). Each byte transferred effectively requires 9 bits. The master generates the 9th clock pulse, and the recipient pulls down SDA during the acknowledge clock pulse, so the SDA line is stable low during the high period of the clock pulse. When the master is transmitting to the MAX7356/MAX7357/MAX7358, the MAX7356/MAX7357/MAX7358 generate the acknowl-

edge bit because the device is the recipient. When the MAX7356/MAX7357/MAX7358 are transmitting to the master, the master generates the acknowledge bit because the master is the recipient.

#### **Slave Address**

The MAX7356/MAX7357/MAX7358 have 7-bit-long slave addresses (Figure 6). The eighth bit following the 7-bit slave address is the R/W bit. It is low for a write command, and high for a read command.

#### Accessing the MAX7356

A **single-byte write** to the MAX7356 sets the switch control register.

A **multibyte write** to the MAX7356 writes repeatedly to the switch control register. The last byte written determines the contents of the register.

A **single-byte read** from the MAX7356 returns the contents of the switch control register.

A **multibyte read** (2 or more bytes before the I<sup>2</sup>C STOP bit) from the MAX7356 returns the contents of the switch control register repeatedly.

#### Accessing the MAX7357/MAX7358 in Enhanced Mode

In enhanced mode, all 7 registers are enabled. These registers are autoincremented starting with the switch control register during each I<sup>2</sup>C transaction. When a new transaction begins, the switch control register is the first register accessed.

A **single-byte write** to the MAX7357 or MAX7358 sets the switch control register.

A **2-byte write** to the MAX7357 or MAX7358 sets the switch control and configuration registers.

A **3-byte write** to the MAX7357 or MAX7358 sets the switch control, configuration, and flush-out sequence registers.

A **multibyte write** to the MAX7357 or MAX7358 with more than three bytes sets the first three registers, then resets the pointer back to the switch control register (0x00) since the remaining registers are read only. Subsequent bytes of data, after 3 bytes, begin overwriting the first set of data starting with 0x00, 0x01, 0x02, then looping back to 0x00 again, and continuing until a STOP condition is received.

A **single-byte read** from the MAX7357 or MAX7358 returns the contents of the switch control register.

A **multibyte read** from the MAX7357 or MAX7358 returns contents of all 7 registers in sequence and repeats.

The internal register address count always begins with the switch control register, 0x00.

#### Accessing the MAX7357/MAX7358 in Basic Mode

In basic mode, only the switch control register is enabled.

A **single-byte write** to the MAX7357 or MAX7358 sets the switch control register.

A **multibyte write** to the MAX7357 or MAX7358 in basic mode writes repeatedly to the switch control register. The last byte written determines the contents of the register.

A **single-byte read** from the MAX7357 or MAX7358 returns the contents of the switch control register.

A **multibyte read** (2 or more bytes before the I<sup>2</sup>C STOP bit) from the MAX7357 or MAX7358 returns the contents of the switch control register repeatedly.

#### Writing to the MAX7356

The MAX7356's switch control register can be written by an I<sup>2</sup>C write command starting with the device address for the MAX7356 and followed by data bytes. The last data byte is stored into the switch control register.

A write to the MAX7356 starts with the master transmitting the slave address with the R/W bit set low. The MAX7356 acknowledges the slave address. The master can then issue a STOP condition after the acknowledge (Figure 14), but typically the master proceeds to transmit one or more bytes of data. The MAX7356 acknowledges these subsequent bytes of data and updates the switch control register when the master issues a STOP condition (Figure 14).

#### Writing to the MAX7357/MAX7358 in Enhanced Mode

The MAX7357 and MAX7358 registers can be written by an I<sup>2</sup>C write command starting with the device address for the MAX7357 or MAX7358 and followed by data bytes. The first data byte is stored into the switch control register and subsequent data bytes are stored into the subsequent registers.

A write to the MAX7357 or MAX7358 starts with the master transmitting the slave address with the R/W bit set low. The MAX7357 or MAX7358 acknowledge the slave address. The master can then issue a STOP condition after the acknowledge (Figure 15), but typically

the master proceeds to transmit one or more bytes of data. The MAX7357 or MAX7358 acknowledge these subsequent bytes of data and update corresponding registers with each new byte until the master issues a STOP condition (Figure 15).

#### Writing to the MAX7357/MAX7358 in Basic Mode

The MAX7357 and MAX7358 switch control register can be written by an I<sup>2</sup>C write command starting with the device address for the MAX7357 or MAX7358 and followed by data bytes. The last data byte is stored in the switch control register.

A write to the MAX7357 or MAX7358 starts with the master transmitting the slave address with the R/W bit set low. The device acknowledges the slave address. The master can then issue a STOP condition after the acknowledge (Figure 16), but typically the master proceeds to transmit one or more bytes of data. The MAX7357 or MAX7358 acknowledge these subsequent bytes of data and update the switch control register when the master issues a STOP condition (Figure 16).

#### **Reading from the MAX7356**

A read from the MAX7356 starts with the master transmitting the slave address with the R/W bit set high. The MAX7356 acknowledges the slave address. The master can read 1 byte from the switch control register and then issue a STOP condition (Figure 17). If the master reads more than one byte, the master upon reception acknowledges each byte. All bytes return the contents of the switch control register.

#### Reading from the MAX7357/MAX7358 in Enhanced Mode

A read from the MAX7357 or MAX7358 starts with the master transmitting the slave address with the R/W bit set high. The device acknowledges the slave address. The master can read 1 byte from the device and then issue a STOP condition (Figure 18). In this case, the device transmits the data byte from the switch control register. Typically, the master reads 1 or 2 bytes with each byte being acknowledged by the master upon reception. The first data byte comes from the switch control register and subsequent data bytes come from the subsequent registers in order.













DATA BYTE FROM THE SWITCH

CONTROL REGISTER

Figure 19. Reading the MAX7357 or MAX7358 in Basic Mode

#### Reading from the MAX7357/MAX7358 in Basic Mode

R/₩

A read from the MAX7357 or MAX7358 in basic mode starts with the master transmitting the slave address with the R/W bit set high. The device acknowledges the slave address. The master can read 1 byte from the switch control register and then issue a STOP condition (Figure 19). If the master reads more than one byte, the master upon reception acknowledges each byte. All bytes return the contents of the switch control register.

### Applications Information

#### **Voltage Level Translation**

STOP -

The pass gates of the MAX7356/MAX7357/MAX7358 are designed so V<sub>DD</sub> can be used to limit the voltage levels transferred from one bus to another. The powersupply voltage of the part should be selected to be no larger than one VGSON (0.7V, typ) above the lowest bus voltage in the system. This ensures that the analog switches do not allow current to flow from higher voltage buses to lower voltage buses.

DATA BYTE FROM THE SWITCH

CONTROL REGISTER

#### **Chip Information**

PROCESS: CMOS

### **Typical Operating Circuit**



### **Pin Configurations**



**WAX7356/MAX7357/MAX7358** 

### **Package Information**

For the latest package outline information and land patterns, go to <u>www.maxim-ic.com/packages</u>.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 24 TSSOP     | U24+1        | <u>21-0066</u> |
| 24 TQFN-EP   | T2444+4      | <u>21-0139</u> |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

© 2008 Maxim Integrated Products

MAXIM is a registered trademark of Maxim Integrated Products, Inc.