



## **USB 2.0 PHY IC**

**GT3200** 

#### **Product Features**

- USB-IF "Hi-Speed" certified to USB 2.0 electrical specification
- Interface compliant with the UTMI specification (60MHz 8-bit unidirectional interface or 30MHz 16-bit bidirectional interface)
- **Supports 480Mbps High Speed (HS) and 12Mbps** Full Speed (FS) serial data transmission rates
- Integrated 45Ω and 1.5kΩ termination resistors reduce external component count
- Internal short circuit protection of DP and DM lines
- On-chip oscillator operates with low cost 12MHz crystal
- Robust and low power digital clock and data recovery circuit
- SYNC and EOP generation on transmit packets and detection on receive packets
- NRZI encoding and decoding
- **Bit stuffing and unstuffing with error detection**
- **Supports the USB suspend state, HS detection,** HS Chirp, Reset and Resume
- Support for all test modes defined in the USB 2.0 specification
- Draws 72mA (185mW) maximum current consumption in HS mode – ideal for bus powered functions
- **•** On-die decoupling capacitance and isolation for immunity to digital switching noise
- Available in two 64-pin TQFP packages
- Full industrial operating temperature range from  $40^{\circ}$ C to +85 $^{\circ}$ C (ambient)

## **DATASHEET**

#### **Datasheet**

#### **ORDERING INFORMATION**

**Order Number(s):** 

GT3200 - JD for 64 pin 10 x 10 x 1.4 TQFP package

GT3200 - JN for 64 pin 7 x 7 x 1.4 TQFP package

© STANDARD MICROSYSTEMS CORPORATION (SMSC) 2003



80 Arkay Drive Hauppauge, NY 11788 (631) 435-6000 FAX (631) 273-3123

Standard Microsystems and SMSC are registered trademarks of Standard Microsystems Corporation. Product names and company names are the trademarks of their respective holders. Circuit diagrams utilizing SMSC products are included as a means of illustrating typical applications; consequently complete information sufficient for construction purposes is not necessarily given. Although the information has been checked and is believed to be accurate, no responsibility is assumed for inaccuracies. SMSC reserves the right to make changes to specifications and product descriptions at any time without notice. Contact your local SMSC sales office to obtain the latest specifications before placing your product order. The provision of this information does not convey to the purchaser of the semiconductor devices described any licenses under the patent rights of SMSC or others. All sales are expressly conditional on your agreement to the terms and conditions of the most recently dated version of SMSC's standard Terms of Sale Agreement dated before the date of your order (the "Terms of Sale Agreement"). The product may contain design defects or errors known as anomalies which may cause the product's functions to deviate from published specifications. Anomaly sheets are available upon request. SMSC products are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. Any and all such uses without prior written approval of an Officer of SMSC and further testing and/or modification will be fully at the risk of the customer. Copies of this document or other SMSC literature, as well as the Terms of Sale Agreement, may be obtained by visiting SMSC's website at http://www.smsc.com.

**SMSC DISCLAIMS AND EXCLUDES ANY AND ALL WARRANTIES, INCLUDING WITHOUT LIMITATION ANY AND ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE, AND AGAINST INFRINGEMENT AND THE LIKE, AND ANY AND ALL WARRANTIES ARISING FROM ANY COURSE OF DEALING OR USAGE OF TRADE.**

**IN NO EVENT SHALL SMSC BE LIABLE FOR ANY DIRECT, INCIDENTAL, INDIRECT, SPECIAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, OR FOR LOST DATA, PROFITS, SAVINGS OR REVENUES OF ANY KIND; REGARDLESS OF THE FORM OF ACTION, WHETHER BASED ON CONTRACT, TORT, NEGLIGENCE OF SMSC OR OTHERS, STRICT LIABILITY, BREACH OF WARRANTY, OR OTHERWISE; WHETHER OR NOT ANY REMEDY IS HELD TO HAVE FAILED OF ITS ESSENTIAL PURPOSE; AND WHETHER OR NOT SMSC HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.** 

Rev. 1.2b **(**05-07-03) Page 2 SMSC GT3200



## **GT3200 Datasheet Revision History**





## **Table of Contents**





# **List of Figures**





## **List of Tables**





# **Chapter 1 General Description**

The GT3200 provides the Physical Layer (PHY) interface to a USB 2.0 Device Controller. The IC is available in a 64 lead TQFP.

### **1.1 Applications**

The Universal Serial Bus (USB) is the preferred interface to connect high-speed PC peripherals.

- Scanners
- Printers
- External Storage and System Backup
- Still and Video Cameras
- PDAs
- CD-RW
- Gaming Devices

#### **1.2 Product Description**

The GT3200 is a USB 2.0 physical layer (PHY) integrated circuit. SMSC's proprietary technology results in low power dissipation, which is ideal for building a bus powered USB 2.0 peripheral. The PHY can be configured for either an 8-bit unidirectional or a16-bit bidirectional parallel interface, which complies with the USB Transceiver Macrocell Interface (UTMI) specification. It supports 480Mbps transfer rate, while remaining backward compatible with USB 1.1 legacy protocol at 12Mbps.

All required termination for the USB 2.0 Transceiver is internal. Internal 5.25V short circuit protection of DP and DM lines is provided for USB compliance.

While transmitting data, the PHY serializes data and generates SYNC and EOP fields. It also performs needed bit stuffing and NRZI encoding. Likewise, while receiving data, the PHY de-serializes incoming data, stripping SYNC and EOP fields and performs bit un-stuffing and NRZI decoding.



# **Chapter 2 Functional Block Diagram**



#### **Figure 2.1- Block Diagram**





## **Chapter 3 Pinout**



**Figure 3.1 - GT3200 Pinout**



# **Chapter 4 Interface Signal Definition**













#### **Table 4.3 - USB I/O Signals**



#### **Table 4.4 - Biasing and Clock Oscillator Signals**





#### **Table 4.5 - Power and Ground Signals**

**Note 4.1** A Ferrite Bead (with DC resistance <.5 Ohms) is recommended for filtering between both the VDD3.3 and VDDA3.3 supplies and the VDD1.8 and VDDA1.8 Supplies. See **Figure 8.9 - Application Diagram** on page 43.



# **Chapter 5 Limiting Values**



| <b>PARAMETER</b>                                                                    | <b>SYMBOL</b>                 | <b>CONDITIONS</b> | <b>MIN</b> | <b>TYP</b> | <b>MAX</b> | <b>UNITS</b> |
|-------------------------------------------------------------------------------------|-------------------------------|-------------------|------------|------------|------------|--------------|
| 1.8V Supply Voltage                                                                 | $\mathsf{V}_{\mathsf{DD1.8}}$ |                   | $-0.5$     |            | <b>TBD</b> | v            |
| (VDD1.8 and VDDA1.8)                                                                |                               |                   |            |            |            |              |
| 3.3V Supply Voltage                                                                 | $\rm V_{DD3.3}$               |                   | $-0.5$     |            | 4.6        |              |
| (VDD3.3 and VDDA3.3)                                                                |                               |                   |            |            |            |              |
| Input Voltage                                                                       |                               |                   | $-0.5$     |            | 4.6        |              |
| Storage Temperature                                                                 | l <sub>STG</sub>              |                   | $-40$      |            | $+125$     | $^{\circ}C$  |
| [1] Equivalent to discharging a 100pF capacitor via a 1.5k $\Omega$ resistor (HBM). |                               |                   |            |            |            |              |

**Table 5.2 - Recommended Operating Conditions** 

| <b>PARAMETER</b>              | <b>SYMBOL</b> | <b>CONDITIONS</b> | <b>MIN</b> | <b>TYP</b> | <b>MAX</b>         | <b>UNITS</b> |
|-------------------------------|---------------|-------------------|------------|------------|--------------------|--------------|
| 1.8V Supply Voltage           | $V_{DD1.8}$   |                   | 1.6        | 1.8        | 2.0                | V            |
| (VDD1.8 and VDDA1.8)          |               |                   |            |            |                    |              |
| 3.3V Supply Voltage           | $V_{DD3.3}$   |                   | 3.0        | 3.3        | 3.6                | v            |
| (VDD3.3 and VDDA3.3)          |               |                   |            |            |                    |              |
| Input Voltage on Digital Pins |               |                   | 0.0        |            | V <sub>DD3.3</sub> | V            |
| Input Voltage on Analog I/O   | $V_{I(IO)}$   |                   | 0.0        |            | V <sub>DD3.3</sub> | V            |
| Pins (DP, DM)                 |               |                   |            |            |                    |              |
| <b>Ambient Temperature</b>    | I д           |                   | $-40$      |            | $+85$              | °C           |

**Table 5.3 - Recommended External Clock Conditions** 





# **Chapter 6 Electrical Characteristics**

#### **Table 6.1 - Electrical Characteristics: Supply Pins**





#### **Table 6.2 - DC Electrical Characteristics: Logic Pins**

( $V_{DD1.8}$  = 1.6 to 2.0V;  $V_{DD3.3}$  = 3.0 to 3.6V;  $V_{SS}$  = 0V; T<sub>A</sub> = -40<sup>o</sup>C to +85<sup>o</sup>C; unless otherwise specified. Pins Data[15:0] and VALIDH have passive pull-down elements.)





#### **Table 6.3 - DC Electrical Characteristics: Analog I/O Pins (DP/DM)**









#### **Table 6.4 - Dynamic Characteristics: Analog I/O Pins (DP/DM)**

 $(V_{DD1.8} = 1.6$  to 2.0V;  $V_{DD3.3} = 3.0$  to 3.6V;  $V_{SS} = 0V$ ;  $T_A = -40\degree C$  to +85<sup>o</sup>C; unless otherwise specified.)





#### **Table 6.5 - Dynamic Characteristics: Digital UTMI Pins**



 $(V_{DD1.8} = 1.6$  to 2.0V;  $V_{DD3.3} = 3.0$  to 3.6V;  $V_{SS} = 0V$ ;  $T_A = -40\degree C$  to +85<sup>o</sup>C; unless otherwise specified.)

### **6.1 Driver Characteristics of Full-Speed Drivers in High-Speed Capable Transceivers**

The USB uses a differential output driver to drive the USB data signal onto the USB cable. Figure 6.1 shows the V/I characteristics for a full-speed driver which is part of a high-speed capable transceiver. The normalized V/I curve for the driver must fall entirely inside the shaded region. The V/I region is bounded by the minimum driver impedance above (40.5 Ohm) and the maximum driver impedance below (49.5 Ohm). The output voltage must be within 10mV of ground when no current is flowing in or out of the pin.





**Figure 6.1 - Full-Speed Driver VOH/IOH Characteristics for High-speed Capable Transceiver** 



**Figure 6.2 - Full-Speed Driver VOL/IOL Characteristics for High-speed Capable Transceiver** 



### **6.2 High-speed Signaling Eye Patterns**

High-speed USB signals are characterized using eye patterns. For measuring the eye patterns 4 points have been defined (see Figure 6.3). The Universal Serial Bus Specification Rev.2.0 defines the eye patterns in several 'templates'. The two templates that are relevant to the PHY are shown below.



**Figure 6.3 - Eye Pattern Measurement Planes** 



The eye pattern in Figure 6.4 defines the transmit waveform requirements for a hub (measured at TP2 of Figure 6.3) or a device without a captive cable (measured at TP3 of Figure 6.3). The corresponding signal levels and timings are given in table below. Time is specified as a percentage of the unit interval (UI), which represents the nominal bit duration for a 480 Mbit/s transmission rate.





**Figure 6.4 - Eye Pattern for Transmit Waveform and Eye Pattern Definition** 



The eye pattern in Figure 6.5 defines the receiver sensitivity requirements for a hub (signal applied at test point TP2 of Figure 6.3) or a device without a captive cable (signal applied at test point TP3 of Figure 6.3). The corresponding signal levels and timings are given in the table below. Timings are given as a percentage of the unit interval (UI), which represents the nominal bit duration for a 480 Mbit/s transmission rate.





**Figure 6.5 - Eye Pattern for Receive Waveform and Eye Pattern Definition** 



# **Chapter 7 Functional Overview**

Figure 2.1- Block Diagram shows the functional block diagram of the USB 2.0 PHY Macrocell. Each of the functions is described in detail below.

### **7.1 Modes of Operation**

The GT3200 supports two modes of operation. See Figure 7.1 for a block diagram of the digital interface.

- 8-bit unidirectional mode. Selected when DATABUS16  $8 = 0$ . CLKOUT runs at 60MHz. The 8-bit transmit data bus uses the lower 8 bits of the DATA bus (ie, TXDATA[7:0] = DATA[7:0]). The 8-bit receive data bus uses the upper 8 bits of the DATA bus (ie, RXDATA[7:0] = DATA[15:8]).
- 16-bit bidirectional mode. Selected when DATABUS16\_8 = 1. CLKOUT runs at 30MHz. An additional signal (VALIDH) is used to identify whether the high byte of the respective 16-bit data word is valid. The full 16-bit DATA bus is used for transmit and receive operations. If TXVALID is asserted, then the DATA[15:0] bus accepts transmit data from the SIE. If TXVALID is deasserted, then the DATA[15:0] bus presents received data to the SIE. VALIDH is undefined when DATABUS16\_8 = 0 (8-bit mode).





**Figure 7.1 - Bidirectional 16-bit interface** 

## **7.2 System Clocking**

This block connects to either an external 12MHz crystal or an external clock source and generates a 480MHz multi-phase clock. The clock is used in the CRC block to over-sample the incoming received data, resynchronize the transmit data, and is divided down to a 30MHz or 60MHz version (CLKOUT) which acts as the system byte clock. The PLL block also outputs a clock valid signal to the other parts of the transceiver when the clock signal is stable. All UTMI signals are synchronized to the CLKOUT output. The behavior of the CLKOUT is as follows:

 Produce the first CLKOUT transition no later than 5.6ms after negation of SUSPENDN. The CLKOUT signal frequency error is less than 10% at this time.



 The CLKOUT signal will fully meet the required accuracy of ±500ppm no later than 1.4ms after the first transition of CLKOUT.

In HS mode there is one CLKOUT cycle per byte time. The frequency of CLKOUT does not change when the Macrocell is switched between HS to FS modes. In FS mode (8-bit mode) there are 5 CLK60 cycles per FS bit time, typically 40 CLK60 cycles per FS byte time. If a received byte contains a stuffed bit then the byte boundary can be stretched to 45 CLK60 cycles, and two stuffed bits would result in a 50 CLK60 cycles.

Figure 7.2 shows the relationship between CLK60 and the transmit data transfer signals in FS mode. TXREADY is only asserted for one CLK60 per byte time to signal the SIE that the data on the TXDATA lines has been read by the Macrocell. The SIE may hold the data on the TXDATA lines for the duration of the byte time. Transitions of TXVALID must meet the defined setup and hold times relative to CLK60.





Figure 7.3 shows the relationship between CLK60 and the receive data control signals in FS mode. RXACTIVE "frames" a packet, transitioning only at the beginning and end of a packet. However transitions of RXVALID may take place any time 8 bits of data are available. Figure 7.1 also shows how RXVALID is only asserted for one CLKOUT cycle per byte time even though the data may be presented for the full byte time. The XCVRSELECT signal determines whether the HS or FS timing relationship is applied to the data and control signals.



**Figure 7.3 - FS CLK Relationship to Receive Data and Control Signals (8-bit mode)** 



### **7.3 Clock and Data Recovery Circuit**

This block consists of the Clock and Data Recovery Circuit and the Elasticity Buffer. The Elasticity Buffer is used to compensate for differences between the transmitting and receiving clock domains. The USB 2.0 specification defines a maximum clock error of ±1000ppm of drift. The elasticity buffer is always filled to its half-depth prior to enabling the remainder of the receive logic.

### **7.4 TX Logic**

This block receives parallel data bytes placed on the DATA bus and performs the necessary transmit operations. These operations include parallel to serial conversion, bit stuffing and NRZI encoding. Upon valid assertion of the proper TX control lines by the SIE and TX State Machine, the TX LOGIC block will synchronously shift, at either the FS or HS rate, the data to the FS/HS TX block to be transmitted on the USB cable. Data transmit timing is shown in Figure 7.4.



**Figure 7.4 - Transmit Timing for a Data Packet (8-bit mode)** 



**Figure 7.5 - Transmit Timing for 16-bit Data, Even Byte Count** 







The behavior of the Transmit State Machine is described below.

- Asserting a RESET forces the transmit state machine into the Reset state which negates TXREADY. When RESET is negated the transmit state machine will enter a wait state.
- The SIE asserts TXVALID to begin a transmission.
- After the SIE asserts TXVALID it can assume that the transmission has started when it detects TXREADY has been asserted.
- The SIE must assume that the GT3200 has consumed a data byte if TXREADY and TXVALID are asserted on the rising edge of CLKOUT.
- The SIE must have valid packet information (PID) asserted on the TXDATA bus coincident with the assertion of TXVALID.
- TXREADY is sampled by the SIE on the rising edge of CLKOUT.
- The SIE negates TXVALID to complete a packet. Once negated, the transmit logic will never reassert TXREADY until after the EOP has been generated.
- The GT3200 is ready to transmit another packet immediately, however the SIE must conform to the minimum inter-packet delays identified in the USB 2.0 specification.

### **7.5 RX Logic**

This block receives serial data from the CRC block and processes it to be transferred to the SIE on the RXDATA bus. The processing involved includes NRZI decoding, bit unstuffing, and serial to parallel conversion. Upon valid assertion of the proper RX control lines by the RX State Machine, the RX Logic block will provide bytes to the RXDATA bus as shown in the figures below. The behavior of the Receive State Machine is described below.







**Figure 7.9 - Receive Timing for 16-bit Data, Odd Byte Count** 



The assertion of RESET will force the Receive State Machine into the *Reset* state. The *Reset* state deasserts RXACTIVE and RXVALID. When the RESET signal is deasserted the Receive State Machine enters the *RX Wait* state and starts looking for a SYNC pattern on the USB. When a SYNC pattern is detected the state machine will enter the *Strip SYNC* state and assert RXACTIVE. The length of the received SYNC pattern varies and can be up to 32 bits long. As a result, the state machine may remain in the *Strip SYNC* state for several byte times before capturing the first byte of data and entering the *RX Data* state.

After valid serial data is received, the state machine enters the *RX Data* state, where the data is loaded into the RX Holding Register on the rising edge of CLKOUT and RXVALID is asserted. The SIE must clock the data off the RXDATA bus on the next rising edge of CLKOUT. If OPMODE = Normal, then stuffed bits are stripped from the data stream. Each time 8 stuffed bits are accumulated the state machine will enter the *RX Data Wait* state, negating RXVALID thus skipping a byte time.

When the EOP is detected the state machine will enter the *Strip EOP* state and negate RXACTIVE and RXVALID. After the EOP has been stripped the Receive State Machine will reenter the *RX Wait* state and begin looking for the next packet. When the last data byte is clocked off the RXDATA bus the SIE must also capture the state of the RXERROR signal.

The behavior of the Receive State Machine is described below:

- RXACTIVE and RXREADY are sampled on the rising edge of CLKOUT.
- In the RX Wait state the receiver is always looking for SYNC.
- The GT3200 asserts RXACTIVE when SYNC is detected (Strip SYNC state).
- The GT3200 negates RXACTIVE when an EOP is detected and the elasticity buffer is empty (Strip EOP state).
- When RXACTIVE is asserted, RXVALID will be asserted if the RX Holding Register is full.
- RXVALID will be negated if the RX Holding Register was not loaded during the previous byte time. This will occur if 8 stuffed bits have been accumulated.
- The SIE must be ready to consume a data byte if RXACTIVE and RXVALID are asserted (RX Data state).
- Figure 7.10 shows the timing relationship between the received data (DP/DM) , RXVALID, RXACTIVE, RXERROR and RXDATA signals.

#### **Notes:**

- The USB 2.0 Transceiver does NOT decode Packet ID's (PIDs). They are passed to the SIE for decoding.
- Figure 7.10, Figure 7.11 and Figure 7.12 are timing examples of a HS/FS Macrocell when it is in HS mode. When a HS/FS Macrocell is in FS Mode (8-bit mode) there are approximately 40 CLK60 cycles every byte time. The Receive State Machine assumes that the SIE captures the data on the RXDATA bus if RXACTIVE and RXVALID are asserted. In FS mode, RXVALID will only be asserted for one CLK60 per byte time.
- Figure 7.10, Figure 7.11 and Figure 7.12 the SYNC pattern on DP/DM is shown as one byte long. The SYNC pattern received by a device can vary in length. These figures assume that all but the last 12 bits have been consumed by the hubs between the device and the host controller.











**Figure 7.12 - Receive Timing for Handshake Packet (8-bit mode)** 





### **7.6 FS/HS RX**

The receivers connect directly to the USB cable. The block contains a separate differential receiver for HS and FS mode. Depending on the mode, the selected receiver provides the serial data stream through the mulitplexer to the RX Logic block. The FS mode section of the FS/HS RX block also consists of a singleended receiver on each of the data lines to determine the correct FS LINESTATE. For HS mode support, the FS/HS RX block contains a squelch circuit to insure that noise is never interpreted as data.

### **7.7 FS/HS TX**

The transmitters connect directly to the USB cable. The block contains a separate differential FS and HS transmitter which receive encoded, bitstuffed, serialized data from the TX Logic block and transmit it on the USB cable. The FS/HS TX block also contains circuitry that either enables or disables the pull-up resistor on the D+ line.

### **7.8 Biasing**

This block consists of an internal bandgap reference circuit used for generating the driver current and the biasing of the analog circuits. This block requires an external precision resistor (12k $\Omega$  +/− 1% from the RBIAS pin to analog ground).

### **7.9 Power Control**

This is the block that receives and distributes all the power for the transceiver. This block is also responsible for handling ESD protection.



# **Chapter 8 Application Notes**

The following sections consist of select functional explanations to aid in implementing the GT3200 into a system. For complete description and specifications consult the *USB 2.0 Transceiver Macrocell Interface Specification* and *Universal Serial Bus Specification Revision 2.0.* 

### **8.1 Linestate**

The voltage thresholds that the LINESTATE[1:0] signals use to reflect the state of DP and DM depend on the state of XCVRSELECT. LINESTATE[1:0] uses HS thresholds when the HS transceiver is enabled (XCVRSELECT = 0) and FS thresholds when the FS transceiver is enabled (XCVRSELECT = 1). There is not a concept of variable single-ended thresholds in the USB 2.0 specification for HS mode.

The HS receiver is used to detect Chirp J or K, where the output of the HS receiver is always qualified with the Squelch signal. If squelched, the output of the HS receiver is ignored. In the GT3200, as an alternative to using variable thresholds for the single-ended receivers, the following approach is used.



#### **Table 8.1 - Linestate States**

In HS mode, 3ms of no USB activity (IDLE state) signals a reset. The SIE monitors LINESTATE[1:0] for the IDLE state. To minimize transitions on LINESTATE[1:0] while in HS mode, the presence of !Squelch is used to force LINESTATE[1:0] to a J state.



### **8.2 OPMODES**

The OPMODE[1:0] pins allow control of the operating modes.



#### **Table 8.2 - Operational Modes**

The OPMODE[1:0] signals are normally changed only when the transmitter and the receiver are quiescent, i.e. when entering a test mode or for a device initiated resume. The desired OPMODE[1:0] is set and then TXVALID is asserted. In this case, the SYNC and EOP patterns are not transmitted.

The only exception to this is when OPMODE[1:0] is set to mode state 2 while TXVALID has been asserted (the transceiver is transmitting a packet), in order to flag a transmission error. In this case, the GT3200 has already transmitted the SYNC pattern so upon negation of TXVALID the EOP must also be transmitted to properly terminate the packet. Changing the OPMODE[1:0] signals under all other conditions, while the transceiver is transmitting or receiving data will generate undefined results.

### **8.3 Test Mode Support**





### **8.4 SE0 Handling**

For FS operation, IDLE is a J state on the bus. SE0 is used as part of the EOP or to indicate reset. When asserted in an EOP, SE0 is never asserted for more than 2 bit times. The assertion of SE0 for more than 2.5us is interpreted as a reset by the device operating in FS mode.

For HS operation, IDLE is a SE0 state on the bus. SE0 is also used to reset a HS device. A HS device cannot use the 2.5us assertion of SE0 (as defined for FS operation) to indicate reset since the bus is often





in this state between packets. If no bus activity (IDLE) is detected for more than 3ms, a HS device must determine whether the downstream facing port is signaling a suspend or a reset. The following section details how this determination is made. If a reset is signaled, the HS device will then initiate the HS Detection Handshake protocol.

### **8.5 Reset Detection**

If a device in HS mode detects bus inactivity for more than 3ms (T1), it reverts to FS mode. This enables the FS pull-up on the DP line in an attempt to assert a continuous FS J state on the bus. The SIE must then check LINESTATE for the SE0 condition. If SE0 is asserted at time T2, then the upstream port is forcing the reset state to the device (i.e., a Driven SE0). The device will then initiate the HS detection handshake protocol.



**Figure 8.1 - Reset Timing Behavior (HS Mode)** 







### **8.6 Suspend Detection**

If a HS device detects SE0 asserted on the bus for more than 3ms (T1), it reverts to FS mode. This enables the FS pull-up on the DP line in an attempt to assert a continuous FS J state on the bus. The SIE must then check LINESTATE for the J condition. If J is asserted at time T2, then the upstream port is asserting a soft SE0 and the USB is in a J state indicating a suspend condition. By time T4 the device must be fully suspended.



**Figure 8.2 - Suspend Timing Behavior (HS Mode)**



#### **Table 8.5 - Suspend Timing Values (HS Mode)**



### **8.7 HS Detection Handshake**

The High Speed Detection Handshake process is entered from one of three states: suspend, active FS or active HS. The downstream facing port asserting an SE0 state on the bus initiates the HS Detection Handshake. Depending on the initial state, an SE0 condition can be asserted from 0 to 4 ms before initiating the HS Detection Handshake. These states are described in the USB 2.0 specification.

There are three ways in which a device may enter the HS Handshake Detection process:

- 1. If the device is suspended and it detects an SE0 state on the bus it may immediately enter the HS handshake detection process.
- 2. If the device is in FS mode and an SE0 state is detected for more than 2.5µs. it may enter the HS handshake detection process.
- 3. If the device is in HS mode and an SE0 state is detected for more than 3.0ms. it may enter the HS handshake detection process. In HS mode, a device must first determine whether the SE0 state is signaling a suspend or a reset condition. To do this the device reverts to FS mode by placing XCVRSELECT and TERMSELECT into FS mode. The device must not wait more than 3.125ms before the reversion to FS mode. After reverting to FS mode, no less than 100µs and no more than 875µs later the SIE must check the LINESTATE signals. If a J state is detected the device will enter a suspend state. If an SE0 state is detected, then the device will enter the HS Handshake detection process.

In each case, the assertion of the SE0 state on the bus initiates the reset. The minimum reset interval is 10ms. Depending on the previous mode that the bus was in, the delay between the initial assertion of the SE0 state and entering the HS Handshake detection can be from 0 to 4ms.

This transceiver design pushes as much of the responsibility for timing events on to the SIE as possible, and the SIE requires a stable CLKOUT signal to perform accurate timing. In case 2 and 3 above, CLKOUT has been running and is stable, however in case 1 the GT3200 is reset from a suspend state, and the internal oscillator and clocks of the transceiver are assumed to be powered down. A device has up to 6ms after the release of SUSPENDN to assert a minimum of a 1ms Chirp K.



### **8.8 HS Detection Handshake – FS Downstream Facing Port**

Upon entering the HS Detection process (T0) XCVRSELECT and TERMSELECT are in FS mode. The DP pull-up is asserted and the HS terminations are disabled. The SIE then sets OPMODE to *Disable Bit Stuffing and NRZI encoding*, XCVRSELECT to HS mode, and begins the transmission of all 0's data, which asserts a HS K (chirp) on the bus (T1). The device chirp must last at least 1.0ms, and must end no later than 7.0ms after HS Reset T0. At time T1 the device begins listening for a chirp sequence from the host port.

If the downstream facing port is not HS capable, then the HS K asserted by the device is ignored and the alternating sequence of HS Chirp K's and J's is not generated. If no chirps are detected (T4) by the device, it will enter FS mode by returning XCVRSELECT to FS mode.









Rev. 1.2b **(**05-07-03) Page 36 SMSC GT3200



#### **Notes:**

- T0 may occur to 4ms after HS Reset T0.
- The SIE must assert the Chirp K for 66000 CLK60 cycles to ensure a 1ms minimum duration.

### **8.9 HS Detection Handshake – HS Downstream Facing Port**

Upon entering the HS Detection process (T0) XCVRSELECT and TERMSELECT are in FS mode. The DP pull-up is asserted and the HS terminations are disabled. The SIE then sets OPMODE to *Disable Bit Stuffing and NRZI encoding*, XCVRSELECT to HS mode, and begins the transmission of all 0's data, which asserts a HS K (chirp) on the bus (T1). The device chirp must last at least 1.0ms, and must end no later than 7.0ms after HS Reset T0. At time T1 the device begins listening for a chirp sequence from the downstream facing port. If the downstream facing port is HS capable then it will begin generating an alternating sequence of Chirp K's and Chirp J's (T3) after the termination of the chirp from the device (T2). After the device sees the valid chirp sequence Chirp K-J-K-J-K-J (T6), it will enter HS mode by setting TERMSELECT to HS mode (T7).

Figure 8.4 provides a state diagram for Chirp K-J-K-J-K-J validation. Prior to the end of reset (T9) the device port must terminate the sequence of Chirp K's and Chirp J's (T8) and assert SE0 (T8-T9). Note that the sequence of Chirp K's and Chirp J's constitutes bus activity.





The Chirp K-J-K-J-K-J sequence occurs too slow to propagate through the serial data path, therefore LINESTATE signal transitions must be used by the SIE to step through the Chirp K-J-K-J-K-J state diagram, where "K State" is equivalent to LINESTATE = K State and "J State" is equivalent to LINESTATE = J State. The SIE must employ a counter (Chirp Count) to count the number of Chirp K and Chirp J states. Note that LINESTATE does not filter the bus signals so the requirement that a bus state must be "continuously asserted for 2.5µs" must be verified by the SIE sampling the LINESTATE signals.









#### **Table 8.7 - Reset Timing Values**

#### **Notes:**

- T0 may be up to 4ms after HS Reset T0.
- The SIE must use LINESTATE to detect the downstream port chirp sequence.



 Due to the assertion of the HS termination on the host port and FS termination on the device port, between T1 and T7 the signaling levels on the bus are higher than HS signaling levels and are less than FS signaling levels.

### **8.10 HS Detection Handshake – Suspend Timing**

If reset is entered from a suspended state, the internal oscillator and clocks of the transceiver are assumed to be powered down. Figure 8.6 shows how CLK60 is used to control the duration of the chirp generated by the device.

When reset is entered from a suspended state (J to SE0 transition reported by LINESTATE), SUSPENDN is combinatorially negated at time T0 by the SIE. It takes approximately 5 milliseconds for the transceiver's oscillator to stabilize. The device does not generate any transitions of the CLK60 signal until it is "usable" (where "usable" is defined as stable to within ±10% of the nominal frequency and the duty cycle accuracy 50±5%).

The first transition of CLK60 occurs at T1. The SIE then sets OPMODE to *Disable Bit Stuffing and NRZI encoding*, XCVRSELECT to HS mode, and must assert a Chirp K for 66000 CLK60 cycles to ensure a 1ms minimum duration. If CLK60 is 10% fast (66MHz) then Chirp K will be 1.0ms. If CLK60 is 10% slow (54 MHz) then Chirp K will be 1.2ms. The 5.6ms requirement for the first CLK60 transition after SUSPENDN, ensures enough time to assert a 1ms Chirp K and still complete before T3. Once the Chirp K is completed (T3) the SIE can begin looking for host chirps and use CLK60 to time the process. At this time, the device follows the same protocol as in section 8.9 for completion of the High Speed Handshake.



**Figure 8.6 - HS Detection Handshake Timing Behavior from Suspend** 

To detect the assertion of the downstream Chirp K's and Chirp J's for 2.5us  $\{T_{FIIT}\}$ , the SIE must see the appropriate LINESTATE signals asserted continuously for 165 CLK60 cycles.





![](_page_39_Picture_168.jpeg)

#### **8.11 Assertion of Resume**

In this case, an event internal to the device initiates the resume process. A device with remote wake-up capability must wait for at least 5ms after the bus is in the idle state before sending the remote wake-up resume signaling. This allows the hubs to get into their suspend state and prepare for propagating resume signaling.

The device has 10ms where it can draw a non-suspend current before it must drive resume signaling. At the beginning of this period the SIE may negate SUSPENDN, allowing the transceiver (and its oscillator) to power up and stabilize.

Figure 8.7 illustrates the behavior of a device returning to HS mode after being suspended. At T4, a device that was previously in FS mode would maintain TERMSELECT and XCVRSELECT high.

To generate resume signaling (FS 'K') the device is placed in the "Disable Bit Stuffing and NRZI encoding" Operational Mode (OPMODE [1:0] = 10), TERMSELECT and XCVRSELECT must be in FS mode, TXVALID asserted, and all 0's data is presented on the TXDATA bus for at least 1ms (T1 - T2).

![](_page_39_Figure_9.jpeg)

![](_page_39_Figure_10.jpeg)

![](_page_40_Picture_1.jpeg)

![](_page_40_Picture_177.jpeg)

![](_page_40_Picture_178.jpeg)

### **8.12 Detection of Resume**

Resume signaling always takes place in FS mode (TERMSELECT and XCVRSELECT = FS enabled), so the behavior for a HS device is identical to that if a FS device. The SIE uses the LINESTATE signals to determine when the USB transitions from the 'J' to the 'K' state and finally to the terminating FS EOP (SE0 for 1.25us-1.5µs.).

The resume signaling (FS 'K') will be asserted for at least 20ms. At the beginning of this period the SIE may negate SUSPENDN, allowing the transceiver (and its oscillator) to power up and stabilize.

The FS EOP condition is relatively short. SIEs that simply look for an SE0 condition to exit suspend mode do not necessarily give the transceiver's clock generator enough time to stabilize. It is recommended that all SIE implementations key off the 'J' to 'K' transition for exiting suspend mode (SUSPENDN = 1). And within 1.25µs after the transition to the SE0 state (low-speed EOP) the SIE must enable normal operation, i.e. enter HS or FS mode depending on the mode the device was in when it was suspended.

If the device was in FS mode: then the SIE leaves the FS terminations enabled. After the SE0 expires, the downstream port will assert a J state for one low-speed bit time, and the bus will enter a FS Idle state (maintained by the FS terminations).

If the device was in HS mode: then the SIE must switch to the FS terminations before the SE0 expires ( < 1.25µs). After the SE0 expires, the bus will then enter a HS IDLE state (maintained by the HS terminations).

### **8.13 HS Device Attach**

Figure 8.8 demonstrates the timing of the GT3200 control signals during a device attach event. When a HS device is attached to an upstream port, power is asserted to the device and the device sets XCVRSELECT and TERMSELECT to FS mode (time T1).

 $V_{BUS}$  is the +5V power available on the USB cable. Device Reset in Figure 8.8 indicates that  $V_{BUS}$  is within normal operational range as defined in the USB 2.0 specification. The assertion of Device Reset (T0) by the upstream port will initialize the device. By monitoring LINESTATE, the SIE state machine knows to set the XCVRSELECT and TERMSELECT signals to FS mode (T1).

The standard FS technique of using a pull-up resistor on DP to signal the attach of a FS device is employed. The SIE must then check the LINESTATE signals for SE0. If LINESTATE = SE0 is asserted at

![](_page_41_Picture_1.jpeg)

time T2 then the upstream port is forcing the reset state to the device (i.e. Driven SE0). The device will then reset itself before initiating the HS Detection Handshake protocol.

![](_page_41_Figure_3.jpeg)

**Figure 8.8 - Device Attach Behavior**

![](_page_41_Picture_153.jpeg)

![](_page_41_Picture_154.jpeg)

### **8.14 IP Reference Design**

The GT3200 is available as an IP block or a packaged device for prototype testing. Application notes are available which provide:

- **•** PCB connection and component information
- IP integration notes
- Testability notes
- UTMI interface notes

A 100-pin daughtercard is also available for prototype testing.

![](_page_42_Picture_1.jpeg)

### **8.15 Application Diagram**

![](_page_42_Figure_3.jpeg)

**Figure 8.9 - Application Diagram** 

![](_page_43_Picture_1.jpeg)

## **Chapter 9 Package Outlines**

The GT3200 is offered in the two package types: GT3200-JD 10x10x1.4 TQFP, GT3200-JN 7x7x1.4 TQFP

![](_page_43_Figure_4.jpeg)

#### **Figure 9.1 - GT3200-JD 64 Pin TQFP Package Outline, 10x10x1.4mm Body**

![](_page_43_Picture_164.jpeg)

![](_page_43_Picture_165.jpeg)

#### **Notes:**

1. Controlling Unit: millimeter.

2. Tolerance on the true position of the leads is  $\pm$  0.04 mm maximum.

3. Package body dimensions D1 and E1 do not include the mold protrusion.

Maximum mold protrusion is 0.25 mm per side.

4. Dimension for foot length L measured at the gauge plane 0.25 mm above the seating plane.

5. Details of pin 1 identifier are optional but must be located within the zone indicated.

![](_page_44_Picture_1.jpeg)

![](_page_44_Figure_2.jpeg)

**Figure 9.2 - GT3200-JN 64 Pin TQFP Package Outline, 7x7x1.4mm Body** 

![](_page_44_Picture_145.jpeg)

**Table 9.2 - GT3200-JN 64 Pin TQFP Package Parameters** 

**Notes:** 

1. Controlling Unit: millimeter.

2. Tolerance on the true position of the leads is  $\pm$  0.035 mm maximum.

3. Package body dimensions D1 and E1 do not include the mold protrusion.

Maximum mold protrusion is 0.25 mm per side.

4. Dimension for foot length L measured at the gauge plane 0.25 mm above the seating plane.

5. Details of pin 1 identifier are optional but must be located within the zone indicated.